M3D-ADTCO: Monolithic 3D Architecture, Design and Technology Co-Optimization for High Energy Efficient 3D IC

被引:0
|
作者
Thuries, Sebastien [1 ]
Billoint, Olivier [1 ]
Choisnet, Sylvain [1 ]
Lemaire, Romain [1 ]
Vivet, Pascal [1 ]
Batude, Perrine [1 ]
Lattard, Didier [1 ]
机构
[1] Univ Grenoble Alpes, CEA Leti MINATEC Campus, Grenoble, France
基金
欧盟地平线“2020”;
关键词
Monolithic 3D (M3D); Signoff Design Flow & Methodologies; CAD Tools; Process Design Kit;
D O I
10.23919/date48585.2020.9116293
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 30 (M3D) stands now as the ultimate technology to side step Moore's Law stagnation. Due to its nanoscale Monolithic Inter-tier Via (MIV), M3D enables an ultra-high density interconnect between Logic and Memory that is required in the field of highly energy efficient 3D integrated circuits (3D-ICs) designed for new abundant data computing systems. At design level, M3D still suffers from a lack of commercial tools, especially for Place and Route, precluding the capability to provide signoff Al3D GDS. In this paper, we introduce M3D-ADTCO, an architecture, design and technology co-optimization platform aimed at providing signoff M3D GDS. It relies on a M3D Process Design Kit and the use of a commercial Place and Route tool. We demonstrate an area reduction of 23.61'g at iso performance and power compared to a 2D RISC-V micro-controller based System on Chip (SoC) while creating space to increase (2x) the RISC-V instruction memory.
引用
收藏
页码:1740 / 1745
页数:6
相关论文
共 50 条
  • [22] Pulsed Laser Annealing: A scalable and practical technology for monolithic 3D IC
    Rajendran, Bipin
    Henning, Albert K.
    Cronquist, Brian
    Or-Bach, Zvi
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [23] 3D Circuit Model for 3D IC Reliability Study
    Tan, Cher Ming
    He, Feifei
    EUROSIME 2009: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, 2009, : 707 - 713
  • [24] Design of 3D models for 3D GIS
    Zhu, Qing
    Gao, Yurong
    Wei, Yongjun
    Huang, Duo
    Wuhan Daxue Xuebao (Xinxi Kexue Ban)/Geomatics and Information Science of Wuhan University, 2003, 28 (03):
  • [25] 3D Integration for Energy Efficient System Design
    Borkar, Shekhar
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 58 - 59
  • [26] 3D Integration for Energy Efficient System Design
    Borkar, Shekhar
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 214 - 219
  • [27] 3D Contactless communication for IC design
    Canegallo, Roberto
    Ciccarelli, Luca
    Natali, Federico
    Fazzi, Alberto
    Guerrieri, Roberto
    Rolandi, PierLuigi
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 241 - +
  • [28] A novel 3D printing technology to construct a monolithic CoMnOx/3D CaTiOx nanoflower catalysts for efficient elimination of VOCs
    Wu, Shixing
    Xi, Yuntai
    Dong, Fang
    Feng, Chao
    Zhang, Haitao
    Han, Weiliang
    Tang, Zhicheng
    APPLIED CATALYSIS B-ENVIRONMENT AND ENERGY, 2025, 372
  • [29] 3D monolithic integration
    Batude, P.
    Vinet, M.
    Pouydebasque, A.
    Le Royer, C.
    Previtali, B.
    Tabone, C.
    Hartmann, J. -M.
    Sanchez, L.
    Baud, L.
    Carron, V.
    Toffoli, A.
    Allain, F.
    Mazzocchi, V.
    Lafond, D.
    Deleonibus, S.
    Faynot, O.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2233 - 2236
  • [30] Pin-3D: Effective Physical Design Methodology for Multidie Co-Optimization in Monolithic 3-D ICs
    Pentapati, Sai
    Chang, Kyungwook
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (04) : 1009 - 1022