M3D-ADTCO: Monolithic 3D Architecture, Design and Technology Co-Optimization for High Energy Efficient 3D IC

被引:0
|
作者
Thuries, Sebastien [1 ]
Billoint, Olivier [1 ]
Choisnet, Sylvain [1 ]
Lemaire, Romain [1 ]
Vivet, Pascal [1 ]
Batude, Perrine [1 ]
Lattard, Didier [1 ]
机构
[1] Univ Grenoble Alpes, CEA Leti MINATEC Campus, Grenoble, France
基金
欧盟地平线“2020”;
关键词
Monolithic 3D (M3D); Signoff Design Flow & Methodologies; CAD Tools; Process Design Kit;
D O I
10.23919/date48585.2020.9116293
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 30 (M3D) stands now as the ultimate technology to side step Moore's Law stagnation. Due to its nanoscale Monolithic Inter-tier Via (MIV), M3D enables an ultra-high density interconnect between Logic and Memory that is required in the field of highly energy efficient 3D integrated circuits (3D-ICs) designed for new abundant data computing systems. At design level, M3D still suffers from a lack of commercial tools, especially for Place and Route, precluding the capability to provide signoff Al3D GDS. In this paper, we introduce M3D-ADTCO, an architecture, design and technology co-optimization platform aimed at providing signoff M3D GDS. It relies on a M3D Process Design Kit and the use of a commercial Place and Route tool. We demonstrate an area reduction of 23.61'g at iso performance and power compared to a 2D RISC-V micro-controller based System on Chip (SoC) while creating space to increase (2x) the RISC-V instruction memory.
引用
收藏
页码:1740 / 1745
页数:6
相关论文
共 50 条
  • [41] A New Architecture for Power Network in 3D IC
    Chen, Hsien-Te
    Lin, Hong-Long
    Wang, Zi-Cheng
    Hwang, TingTing
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 395 - 400
  • [42] 3D-IC Technologies and 3D FPGA
    Wu, Xin
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [43] 3D RRAM: DESIGN AND OPTIMIZATION
    Kang, Jinfeng
    Gao, Bin
    Chen, B.
    Huang, P.
    Zhang, F. F.
    Deng, Y. X.
    Liu, L. F.
    Liu, X. Y.
    Chen, H-Y.
    Jiang, Z.
    Yu, S. M.
    Wong, H-S Philip
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [44] Design approaches and consideration for a reliable and efficient Monolithic 3D Integration
    Vemuri, Madhava Sarma
    Tida, Umamaheswara Rao
    2024 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, ISVLSI, 2024, : 533 - 538
  • [45] Efficient 3D interpolation method for 3D reconstruction
    Joung, SC
    Jang, YH
    Hwang, IY
    Kim, SJ
    Paik, JK
    THREE-DIMENSIONAL IMAGE CAPTURE AND APPLICATIONS IV, 2001, 4298 : 203 - 210
  • [46] 3DIP: An Iterative Partitioning Tool For Monolithic 3D IC
    Berhault, Guillaume
    Brocard, Melanie
    Thuries, Sebastien
    Galea, Francois
    Zaourar, Lilia
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [47] 3D Monolithic Integration: stacking technology and applications
    Radu, Ionut
    Nguyen, Bich-Yen
    Gaudin, Gweltaz
    Mazure, Carlos
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [48] Simultaneous optimization of the area, wirelength and TSVs in a 3D IC design
    Prakash, Atul
    Lal, Rajesh Kumar
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2022, 47 (04):
  • [49] Simultaneous optimization of the area, wirelength and TSVs in a 3D IC design
    Atul Prakash
    Rajesh Kumar Lal
    Sādhanā, 47
  • [50] A MULTIAGENT ARCHITECTURE FOR 3D RENDERING OPTIMIZATION
    Gonzalez-Morcillo, Carlos
    Weiss, Gerhard
    Vallejo, David
    Jimenez-Linares, Luis
    Jesus Castro-Schez, Jose
    APPLIED ARTIFICIAL INTELLIGENCE, 2010, 24 (04) : 313 - 349