Novel Circuit-Level Model for Gate Oxide Short and its Testing Method in SRAMs

被引:4
|
作者
Lin, Chen-Wei [1 ]
Chao, Mango C. -T. [1 ]
Hsu, Chih-Chieh [2 ,3 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Dept Elect Engn, Hsinchu 30010, Taiwan
[2] Natl Yunlin Univ Sci & Technol, Grad Sch Engn Sci & Technol, Yunlin 41349, Taiwan
[3] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Yunlin 64002, Taiwan
关键词
Defect modeling; gate-oxide short; SRAM; testing; WRITE-ABILITY; DESIGN;
D O I
10.1109/TVLSI.2013.2268984
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Gate oxide short (GOS) has become a common defect for advanced technologies as the gate oxide thickness of a MOSFET is greatly reduced. The behavior of a GOS-impacted MOSFET is, however, complicated and difficult to be accurately modeled at the circuit level. In this paper, we first build a golden model of a GOS-impacted MOSFET by using technology CAD, and identify the limitation and inaccuracy of the previous GOS models. Next, we propose a novel circuit-level GOS model which provides a higher accuracy of its dc characteristics than any of the previous models and being is able to represent a minimum-size GOS-impacted MOSFET. In addition, the proposed model can fit the transient characteristics of a GOS by considering the capacitance change of the GOS-impacted MOSFET, which has not been discussed in previous work. Last, we utilize our proposed GOS model to develop a novel GOS test method for SRAMs, which can effectively detect the GOS defects usually escaped from the conventional IDDQ test and March test.
引用
收藏
页码:1294 / 1307
页数:14
相关论文
共 50 条
  • [1] A circuit-level perspective of the optimum gate oxide thickness
    Bowman, KA
    Wang, LH
    Tang, XH
    Meindl, JD
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (08) : 1800 - 1810
  • [2] Circuit-level modeling for concurrent testing of operational defects due to gate oxide breakdown
    Carter, JR
    Ozev, S
    Sorin, DJ
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 300 - 305
  • [3] AC TDDB Analysis for Circuit-Level Gate Oxide Wearout Reliability Assessment
    Kopley, T. E.
    O'Brien, K.
    Chang, W. -C.
    2016 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2016, : 73 - 76
  • [4] SPICE model of VCSEL and its application in the circuit-level simulation
    Yi, Y
    Ruan, Y
    Li, ZJ
    SEMICONDUCTOR LASERS AND APPLICATIONS, 2002, 4913 : 149 - 153
  • [5] Circuit-level model of semiconductor photodetectors
    Mena, PV
    Morikuni, JJ
    Harton, AV
    Wyatt, KW
    PHYSICS AND SIMULATION OF OPTOELECTRONIC DEVICES VII, 1999, 3625 : 560 - 570
  • [6] A circuit-level simulation model of PNPN devices
    Brambilla, Angelo, 1600, (09):
  • [7] Relevance of a Novel Circuit-Level Model of Episodic Memories to Alzheimer's Disease
    Kovacs, Krisztian A.
    INTERNATIONAL JOURNAL OF MOLECULAR SCIENCES, 2022, 23 (01)
  • [8] Investigation of Gate Oxide Short in FinFETs and the Test Methods for FinFET SRAMs
    Lin, Chen-Wei
    Chao, Mango C. -T.
    Hsu, Chih-Chieh
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [9] A CIRCUIT-LEVEL SIMULATION-MODEL OF PNPN DEVICES
    BRAMBILLA, A
    DALLAGO, E
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (12) : 1254 - 1264
  • [10] Analysis of dynamic supply current testing for gate oxide shorts circuit level
    Jiang S.-Y.
    Luo Y.
    Luo G.
    Xie Y.-L.
    Dianzi Keji Daxue Xuebao/Journal of the University of Electronic Science and Technology of China, 2010, 39 (01): : 61 - 64