A circuit-level perspective of the optimum gate oxide thickness

被引:30
|
作者
Bowman, KA [1 ]
Wang, LH
Tang, XH
Meindl, JD
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
[2] Motorola Inc, Austin, TX 78730 USA
关键词
CMOS scaling; gate oxide thickness scaling; gate-tunneling current model; low power optimization; physical alpha-power law model; propagation delay model;
D O I
10.1109/16.936710
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A performance constrained minimum power-area optimization is introduced to project the physical gate oxide thickness (t(OX)) scaling limit from a circuit-level perspective, The circuit optimization is based on the recent physical alpha-power law MOSFET model that enables predictions of CMOS circuit performance for future generations of technology. The model is utilized to derive an equation for propagation delay including the transition time effect, A physical compact gate-tunneling current model is also derived to analyze ultrathin oxide layers. Results indicate that the gate-tunneling power is substantially less (<5%) than the drain-to-source leakage power at the oxide thickness required for optimum CMOS logic circuit performance. As tox is scaled below 3.0 nm, the MOSFET performance improvement resulting from tox scaling diminishes due to an increasing effect of the polysilicon gate depletion depth on the electrical effective oxide thickness. The gate-tunneling power, however, remains exponentially dependent on t(OX), thus resulting in an optimal value of t(OX) where the gate-tunneling power is negligible in comparison to the drain-to-source leakage power. The scaling limit of t(OX) is projected as 2.2, 1.9, and 1.4 nm for the 180, 150, and 100 nm technology generations, respectively.
引用
收藏
页码:1800 / 1810
页数:11
相关论文
共 50 条
  • [1] AC TDDB Analysis for Circuit-Level Gate Oxide Wearout Reliability Assessment
    Kopley, T. E.
    O'Brien, K.
    Chang, W. -C.
    2016 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2016, : 73 - 76
  • [2] Novel Circuit-Level Model for Gate Oxide Short and its Testing Method in SRAMs
    Lin, Chen-Wei
    Chao, Mango C. -T.
    Hsu, Chih-Chieh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (06) : 1294 - 1307
  • [3] Circuit-level modeling for concurrent testing of operational defects due to gate oxide breakdown
    Carter, JR
    Ozev, S
    Sorin, DJ
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 300 - 305
  • [4] Foundations For Oxide Breakdown Compact Modeling Towards Circuit-Level Simulations
    Saliva, M.
    Cacho, F.
    Angot, D.
    Huard, V.
    Rafik, M.
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [5] Circuit-level techniques to control gate leakage for sub-100nm CMOS
    Hamzaoglu, F
    Stan, MR
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 60 - 63
  • [6] Current Overshoots and Undershoots in Electrical Stimulation: A Circuit-level Perspective of the Origin and Solutions
    Ranjandish, Reza
    Schmid, Alexandre
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [7] ELECTROMIGRATION FAILURE OF CIRCUIT-LEVEL INTERCONNECTIONS
    SANCHEZ, JE
    MORRIS, JW
    LLOYD, JR
    JOM-JOURNAL OF THE MINERALS METALS & MATERIALS SOCIETY, 1990, 42 (09): : 41 - 45
  • [8] Simulating Circuit-Level Simplifications on CNF
    Jarvisalo, Matti
    Biere, Armin
    Heule, Marijn J. H.
    JOURNAL OF AUTOMATED REASONING, 2012, 49 (04) : 583 - 619
  • [9] Circuit-level comparison of STATCOM technologies
    Lee, CK
    Leung, JSK
    Hui, SYR
    Chung, HSH
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2003, 18 (04) : 1084 - 1092
  • [10] Circuit-level comparison of STATCOM technologies
    Lee, CK
    Leung, JSK
    Hui, SYR
    Chung, HSH
    PESC'03: 2003 IEEE 34TH ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-4, CONFERENCE PROCEEDINGS, 2003, : 1777 - 1784