A circuit-level perspective of the optimum gate oxide thickness

被引:30
|
作者
Bowman, KA [1 ]
Wang, LH
Tang, XH
Meindl, JD
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
[2] Motorola Inc, Austin, TX 78730 USA
关键词
CMOS scaling; gate oxide thickness scaling; gate-tunneling current model; low power optimization; physical alpha-power law model; propagation delay model;
D O I
10.1109/16.936710
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A performance constrained minimum power-area optimization is introduced to project the physical gate oxide thickness (t(OX)) scaling limit from a circuit-level perspective, The circuit optimization is based on the recent physical alpha-power law MOSFET model that enables predictions of CMOS circuit performance for future generations of technology. The model is utilized to derive an equation for propagation delay including the transition time effect, A physical compact gate-tunneling current model is also derived to analyze ultrathin oxide layers. Results indicate that the gate-tunneling power is substantially less (<5%) than the drain-to-source leakage power at the oxide thickness required for optimum CMOS logic circuit performance. As tox is scaled below 3.0 nm, the MOSFET performance improvement resulting from tox scaling diminishes due to an increasing effect of the polysilicon gate depletion depth on the electrical effective oxide thickness. The gate-tunneling power, however, remains exponentially dependent on t(OX), thus resulting in an optimal value of t(OX) where the gate-tunneling power is negligible in comparison to the drain-to-source leakage power. The scaling limit of t(OX) is projected as 2.2, 1.9, and 1.4 nm for the 180, 150, and 100 nm technology generations, respectively.
引用
收藏
页码:1800 / 1810
页数:11
相关论文
共 50 条
  • [31] Circuit-level input integration in bacterial gene regulation
    Espinar, Lorena
    Dies, Marta
    Cagatay, Tolga
    Sueel, Guerol M.
    Garcia-Ojalvo, Jordi
    PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES OF THE UNITED STATES OF AMERICA, 2013, 110 (17) : 7091 - 7096
  • [32] Modeling of InGaAs MSM photodetector for circuit-level simulation
    Xiang, A
    Wohlmuth, W
    Fay, P
    Kang, SM
    Adesida, I
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 1996, 14 (05) : 716 - 723
  • [33] Circuit-Level Techniques for Reliable Physically Uncloneable Functions
    Vivekraja, Vignesh
    Nazhandali, Leyla
    2009 IEEE INTERNATIONAL WORKSHOP ON HARDWARE-ORIENTED SECURITY AND TRUST, 2009, : 30 - 35
  • [34] A survey of circuit-level soft error mitigation methodologies
    Selahattin Sayil
    Analog Integrated Circuits and Signal Processing, 2019, 99 : 63 - 70
  • [35] CIRCUIT-LEVEL APPLICATIONS OF QUANTUM EFFECT DEVICE (RHET)
    SHIBATOMI, A
    YOKOYAMA, N
    INSTITUTE OF PHYSICS CONFERENCE SERIES, 1992, (127): : 239 - 243
  • [36] A hierarchical circuit-level design methodology for microelectromechanical systems
    Fedder, GK
    Jing, Q
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (10) : 1309 - 1315
  • [37] Circuit-level Wireless Systems Design at Microwave Frequencies
    Costanzo, Alessandra
    Masotti, Diego
    Rizzoli, Vittorio
    2014 INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC MODELING AND OPTIMIZATION FOR RF, MICROWAVE, AND TERAHERTZ APPLICATIONS (NEMO), 2014,
  • [38] Exploiting Locality to Improve Circuit-level Timing Speculation
    Xin, Jing
    Joseph, Russ
    IEEE COMPUTER ARCHITECTURE LETTERS, 2009, 8 (02) : 40 - 43
  • [39] A Circuit-Level Amoeba-Inspired SAT Solver
    Takeuchi, Naoki
    Aono, Masashi
    Hara-Azumi, Yuko
    Ayala, Christopher L.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (10) : 2139 - 2143
  • [40] Improving simulation efficiency for circuit-level power estimation
    Marculescu, R
    Ababei, C
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 471 - 474