Novel Circuit-Level Model for Gate Oxide Short and its Testing Method in SRAMs

被引:4
|
作者
Lin, Chen-Wei [1 ]
Chao, Mango C. -T. [1 ]
Hsu, Chih-Chieh [2 ,3 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Dept Elect Engn, Hsinchu 30010, Taiwan
[2] Natl Yunlin Univ Sci & Technol, Grad Sch Engn Sci & Technol, Yunlin 41349, Taiwan
[3] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Yunlin 64002, Taiwan
关键词
Defect modeling; gate-oxide short; SRAM; testing; WRITE-ABILITY; DESIGN;
D O I
10.1109/TVLSI.2013.2268984
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Gate oxide short (GOS) has become a common defect for advanced technologies as the gate oxide thickness of a MOSFET is greatly reduced. The behavior of a GOS-impacted MOSFET is, however, complicated and difficult to be accurately modeled at the circuit level. In this paper, we first build a golden model of a GOS-impacted MOSFET by using technology CAD, and identify the limitation and inaccuracy of the previous GOS models. Next, we propose a novel circuit-level GOS model which provides a higher accuracy of its dc characteristics than any of the previous models and being is able to represent a minimum-size GOS-impacted MOSFET. In addition, the proposed model can fit the transient characteristics of a GOS by considering the capacitance change of the GOS-impacted MOSFET, which has not been discussed in previous work. Last, we utilize our proposed GOS model to develop a novel GOS test method for SRAMs, which can effectively detect the GOS defects usually escaped from the conventional IDDQ test and March test.
引用
收藏
页码:1294 / 1307
页数:14
相关论文
共 50 条
  • [41] Modular approach of a high current MOS compact model for circuit-level ESD simulation including transient gate-coupling behaviour
    Mergens, M
    Wilkening, W
    Mettler, S
    Wolf, H
    Fichtner, W
    MICROELECTRONICS RELIABILITY, 2000, 40 (01) : 99 - 115
  • [42] Circuit-Level Model of Phase-Locked Spin-Torque Oscillators
    Ahn, Sora
    Lim, Hyein
    Kim, Miryeon
    Shin, Hyungsoon
    Lee, Seungjun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2013, 52 (04)
  • [43] An Electrooptothermal-Coupled Circuit-Level Model for VCSELs Under Pulsed Condition
    Yan, Junkai
    Wang, Jianguo
    Tang, Chuanxiang
    Liu, Xiaolong
    Zhang, Gengqing
    He, Yanyang
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2019, 66 (02) : 1315 - 1324
  • [44] Analytic Model of Spin-Torque Oscillators (STO) for Circuit-Level Simulation
    Ahn, Sora
    Lim, Hyein
    Shin, Hyungsoon
    Lee, Seungjun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (01) : 28 - 33
  • [45] A circuit-level model of episodic memory function and cortico-hippocampal interactions
    Shastri, L
    JOURNAL OF COGNITIVE NEUROSCIENCE, 2002, : 136 - 136
  • [46] A Method of Gate-level Circuit Reliability Estimation Based on Iterative PTM Model
    Xiao, Jie
    Jiang, Jianhui
    Zhu, Xuguang
    Ouyang, Chengtian
    2011 IEEE 17TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC), 2011, : 276 - 277
  • [47] Circuit-level simulation of transistor lasers and its application to modelling of microwave photonic links
    Iezekiel, Stavros
    Christou, Andreas
    PHYSICS AND SIMULATION OF OPTOELECTRONIC DEVICES XXIII, 2015, 9357
  • [48] Gate Oxide Short Defect Model in FinFETs
    Dibaj, Roya
    Al-Khalili, Dhamin
    Shams, Maitham
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2018, 34 (03): : 351 - 362
  • [49] Gate Oxide Short Defect Model in FinFETs
    Roya Dibaj
    Dhamin Al-Khalili
    Maitham Shams
    Journal of Electronic Testing, 2018, 34 : 351 - 362
  • [50] Gate Driver Protection Methods for SiC MOSFET Short Circuit Testing
    Nevarez, Jairo
    Olmedo, Anthony
    Williams, Rachel
    Pechnikova, Polina
    2021 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2021,