Novel Circuit-Level Model for Gate Oxide Short and its Testing Method in SRAMs

被引:4
|
作者
Lin, Chen-Wei [1 ]
Chao, Mango C. -T. [1 ]
Hsu, Chih-Chieh [2 ,3 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Dept Elect Engn, Hsinchu 30010, Taiwan
[2] Natl Yunlin Univ Sci & Technol, Grad Sch Engn Sci & Technol, Yunlin 41349, Taiwan
[3] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Yunlin 64002, Taiwan
关键词
Defect modeling; gate-oxide short; SRAM; testing; WRITE-ABILITY; DESIGN;
D O I
10.1109/TVLSI.2013.2268984
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Gate oxide short (GOS) has become a common defect for advanced technologies as the gate oxide thickness of a MOSFET is greatly reduced. The behavior of a GOS-impacted MOSFET is, however, complicated and difficult to be accurately modeled at the circuit level. In this paper, we first build a golden model of a GOS-impacted MOSFET by using technology CAD, and identify the limitation and inaccuracy of the previous GOS models. Next, we propose a novel circuit-level GOS model which provides a higher accuracy of its dc characteristics than any of the previous models and being is able to represent a minimum-size GOS-impacted MOSFET. In addition, the proposed model can fit the transient characteristics of a GOS by considering the capacitance change of the GOS-impacted MOSFET, which has not been discussed in previous work. Last, we utilize our proposed GOS model to develop a novel GOS test method for SRAMs, which can effectively detect the GOS defects usually escaped from the conventional IDDQ test and March test.
引用
收藏
页码:1294 / 1307
页数:14
相关论文
共 50 条
  • [21] Circuit-level techniques to control gate leakage for sub-100nm CMOS
    Hamzaoglu, F
    Stan, MR
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 60 - 63
  • [22] A unified compact model of the gate oxide reliability for complete circuit level analysis
    Lee, Chi-Hwan
    Yang, Gi-Young
    Park, Jin-Kyu
    Park, Young-Kwan
    Kim, Hyung-Wook
    Park, Donggun
    Yoo, Moon-Hyun
    2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 549 - +
  • [23] A Circuit-Level Substrate Current Model for Smart-Power ICs
    Lo Conte, Fabrizio
    Sallese, Jean-Michel
    Pastre, Marc
    Krummenacher, Francois
    Kayal, Maher
    2009 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION, VOLS 1-6, 2009, : 3657 - 3662
  • [24] Circuit-Level Thermal Model of Intermediate Infrared Quantum Cascade Lasers
    Qi, Chang
    Xia, Xiaojun
    Shi, Xinzhi
    Ye, Shuangli
    Jiang, Jinguang
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [25] Modeling and TCAD Assessment for Gate Material and Gate Dielectric Engineered TFET Architectures: Circuit-Level Investigation for Digital Applications
    Upasana
    Narang, Rakhi
    Saxena, Manoj
    Gupta, Mridula
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (10) : 3348 - 3356
  • [26] A Circuit-Level Substrate Current Model for Smart-Power ICs
    Lo Conte, Fabrizio
    Sallese, Jean-Michel
    Pastre, Marc
    Krummenacher, Francois
    Kayal, Maher
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2010, 25 (09) : 2433 - 2439
  • [27] Equivalent circuit-level model and improvement of terahertz quantum cascade lasers
    Zhou, Wei
    Liu, Shaobin
    Wu, Jie
    Zhang, Xiaoliu
    Tang, Wu
    QUANTUM ELECTRONICS, 2014, 44 (04) : 289 - 293
  • [28] Multilayer Graphene FET Compact Circuit-Level Model With Temperature Effects
    Umoh, Ime Jarlath
    Kazmierski, Tom J.
    Al-Hashimi, Bashir M.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2014, 13 (04) : 805 - 813
  • [29] Significance of Strike Model in Circuit-Level Prediction of Charge Sharing Upsets
    Francis, A. Matt
    Dimitrov, Dimitre
    Kauppila, Jeff
    Sternberg, Andrew
    Alles, Michael
    Holmes, James
    Mantooth, H. A.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) : 3109 - 3114
  • [30] Characteristic parameter model and circuit-level simulation of gate-controlled dual direction SCR for on-chip ESD protection
    Liu, Yujie
    Wang, Yang
    Yang, Jian
    Jin, Xiangliang
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024, 52 (10) : 5042 - 5056