Design of a low-power quaternary flip-flop based on dynamic differential logic

被引:8
|
作者
Mochizuki, Akira [1 ]
Shirahama, Hirokatsu [1 ]
Hanyu, Takahiro [1 ]
机构
[1] Tohoku Univ, Elect Commun Res Inst, Sendai, Miyagi 9808577, Japan
关键词
differential-pair circuit; current-mode circuit; multiple-valued logic; dynamic logic;
D O I
10.1093/ietele/e89-c.11.1591
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new static storage component, a quaternary flip-flop which consists of two-bit storage elements and three four-level voltage comparators, is proposed for a high-performance multiple-valued VLSI-processor datapath. A key circuit, a differential-pair circuit (DPC), is used to realize a high-speed multi-level voltage comparator. Since PMOS cross-coupled transistors are utilized as not only active loads of the DPC-based comparator but also parts of each storage element, the critical delay path of the proposed flip-flop can be shortened. Moreover, a dynamic logic style is also used to cut steady current paths through current sources in DPCs, which results in great reduction of its power dissipation. It is evaluated with HSPICE simulation in 0.18 mu m CMOS that the power dissipations of the proposed quaternary flip-flop is reduced to 50 percent in comparison with that of a corresponding binary CMOS one.
引用
收藏
页码:1591 / 1597
页数:7
相关论文
共 50 条
  • [41] Design of Low-Power Dual Edge-Triggered Retention Flip-Flop for IoT Devices
    Mall, Ajay
    Khanna, Shaweta
    Noor, Arti
    PROCEEDINGS OF RECENT INNOVATIONS IN COMPUTING, ICRIC 2019, 2020, 597 : 841 - 852
  • [42] Design a Low-Power D Flip-Flop Using the 0.18 mu m CMOS Technology
    Gupta, Suvigya
    Saxena, Nikhil
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2018, 13 (04): : 287 - 293
  • [43] Design and Analysis of Low-Power and Area-Efficient Master-Slave Flip-Flop
    Krishna, G. Rajesh
    Lorenzo, Rohit
    IETE JOURNAL OF RESEARCH, 2024,
  • [44] Low-Power 19-Transistor True Single-Phase Clocking Flip-Flop Design Based on Logic Structure Reduction Schemes
    Lin, Jin-Fa
    Sheu, Ming-Hwa
    Hwang, Yin-Tsung
    Wong, Chen-Syuan
    Tsai, Ming-Yan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (11) : 3033 - 3044
  • [45] Design of quaternary adiabatic dynamic D flip-flop on switch-level
    Wang, Peng-Jun
    Gao, Hong
    Shenzhen Daxue Xuebao (Ligong Ban)/Journal of Shenzhen University Science and Engineering, 2011, 28 (03): : 264 - 270
  • [46] A Low-Power Level-Converting Double-Edge-Triggered Flip-Flop Design
    Wang, Li-Rong
    Lo, Kai-Yu
    Jou, Shyh-Jye
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (10): : 1351 - 1355
  • [47] Low-power Design of Double Edge-triggered Static SOI D Flip-flop
    Xing, Wan
    Song, Jia
    Gang, Du
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
  • [48] The Cross Charge-control Flip-Flop: a low-power and high-speed flip-flop suitable for mobile application SoCs
    Hirata, A
    Nakanishi, K
    Nozoe, M
    Miyoshi, A
    2005 Symposium on VLSI Circuits, Digest of Technical Papers, 2005, : 306 - 307
  • [49] Power Efficient Dual Dynamic Flip-Flop Design Featuring Embedded Logic using CMOS Technology
    Tirpude, Sonal D.
    Karule, P. T.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1603 - 1607
  • [50] A 65 nm Low-Power Adaptive-Coupling Redundant Flip-Flop
    Masuda, Masaki
    Kubota, Kanto
    Yamamoto, Ryosuke
    Furuta, Jun
    Kobayashi, Kazutoshi
    Onodera, Hidetoshi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (04) : 2750 - 2755