共 50 条
- [41] Design of Low-Power Dual Edge-Triggered Retention Flip-Flop for IoT Devices PROCEEDINGS OF RECENT INNOVATIONS IN COMPUTING, ICRIC 2019, 2020, 597 : 841 - 852
- [42] Design a Low-Power D Flip-Flop Using the 0.18 mu m CMOS Technology JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2018, 13 (04): : 287 - 293
- [45] Design of quaternary adiabatic dynamic D flip-flop on switch-level Shenzhen Daxue Xuebao (Ligong Ban)/Journal of Shenzhen University Science and Engineering, 2011, 28 (03): : 264 - 270
- [46] A Low-Power Level-Converting Double-Edge-Triggered Flip-Flop Design IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (10): : 1351 - 1355
- [47] Low-power Design of Double Edge-triggered Static SOI D Flip-flop CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
- [48] The Cross Charge-control Flip-Flop: a low-power and high-speed flip-flop suitable for mobile application SoCs 2005 Symposium on VLSI Circuits, Digest of Technical Papers, 2005, : 306 - 307
- [49] Power Efficient Dual Dynamic Flip-Flop Design Featuring Embedded Logic using CMOS Technology 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1603 - 1607