Design of a low-power quaternary flip-flop based on dynamic differential logic

被引:8
|
作者
Mochizuki, Akira [1 ]
Shirahama, Hirokatsu [1 ]
Hanyu, Takahiro [1 ]
机构
[1] Tohoku Univ, Elect Commun Res Inst, Sendai, Miyagi 9808577, Japan
关键词
differential-pair circuit; current-mode circuit; multiple-valued logic; dynamic logic;
D O I
10.1093/ietele/e89-c.11.1591
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new static storage component, a quaternary flip-flop which consists of two-bit storage elements and three four-level voltage comparators, is proposed for a high-performance multiple-valued VLSI-processor datapath. A key circuit, a differential-pair circuit (DPC), is used to realize a high-speed multi-level voltage comparator. Since PMOS cross-coupled transistors are utilized as not only active loads of the DPC-based comparator but also parts of each storage element, the critical delay path of the proposed flip-flop can be shortened. Moreover, a dynamic logic style is also used to cut steady current paths through current sources in DPCs, which results in great reduction of its power dissipation. It is evaluated with HSPICE simulation in 0.18 mu m CMOS that the power dissipations of the proposed quaternary flip-flop is reduced to 50 percent in comparison with that of a corresponding binary CMOS one.
引用
收藏
页码:1591 / 1597
页数:7
相关论文
共 50 条
  • [31] Novel Low-power Ternary Explicit Pulsed JKL Flip-Flop Based on CNFET
    Wang Qian
    Wang Pengjun
    Gong Daohui
    2016 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB2016), 2016,
  • [32] High-performance and low-power conditional discharge flip-flop
    Zhao, PY
    Dakwish, TK
    Bayoumi, MA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 477 - 484
  • [33] Structural Tests of Slave Clock Gating in Low-power Flip-flop
    Wang, Baosheng
    Rajaraman, Layalakshmi
    Sobti, Kanwaldeep
    Losli, Derrick
    Rearick, Jeff
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 254 - 259
  • [34] TESTS CONFIRM HIGH-SPEED LOW-POWER FLIP-FLOP
    不详
    ELECTRONICS WORLD & WIRELESS WORLD, 1991, 97 (1667): : 724 - 724
  • [35] Ultra-Low Power Subthreshold Flip-Flop Design
    Fisher, Sagi
    Teman, Adam
    Vaysman, Dmitry
    Gertsman, Alexander
    Yadid-Pecht, Orly
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1573 - 1576
  • [36] Design of CMOS based D Flip-Flop with Different Low Power Techniques
    Bhardwaj, Aman
    Chauhan, Vedang
    Kumar, Manoj
    2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, : 834 - 839
  • [37] Low Complexity and Low Power Sense-Amplifier Based Flip-Flop Design
    Kuo, Po-Yu
    Hsieh, Chia-Hsin
    Lin, Jin-Fa
    Sheu, Ming-Hwa
    Hung, Yi-Ting
    IEICE TRANSACTIONS ON ELECTRONICS, 2019, E102C (11): : 833 - 838
  • [38] Robust ultra-low power subthreshold logic flip-flop design for reconfigurable architecture
    Chavan, Ameet
    Dukle, Gaurav
    Graniello, Ben
    MacDonald, Eric
    RECONFIG 2006: PROCEEDINGS OF THE 2006 IEEE INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGA'S, 2006, : 142 - +
  • [39] A Novel Flip-Flop Design for Low Power Clocking System
    Noble, G.
    Sakthivel, S. M.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 627 - 631
  • [40] Low-Power Pulse-Triggered Flip-Flop Design Based on a Signal Feed-Through Scheme
    Lin, Jin-Fa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (01) : 181 - 185