Design of a low-power quaternary flip-flop based on dynamic differential logic

被引:8
|
作者
Mochizuki, Akira [1 ]
Shirahama, Hirokatsu [1 ]
Hanyu, Takahiro [1 ]
机构
[1] Tohoku Univ, Elect Commun Res Inst, Sendai, Miyagi 9808577, Japan
关键词
differential-pair circuit; current-mode circuit; multiple-valued logic; dynamic logic;
D O I
10.1093/ietele/e89-c.11.1591
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new static storage component, a quaternary flip-flop which consists of two-bit storage elements and three four-level voltage comparators, is proposed for a high-performance multiple-valued VLSI-processor datapath. A key circuit, a differential-pair circuit (DPC), is used to realize a high-speed multi-level voltage comparator. Since PMOS cross-coupled transistors are utilized as not only active loads of the DPC-based comparator but also parts of each storage element, the critical delay path of the proposed flip-flop can be shortened. Moreover, a dynamic logic style is also used to cut steady current paths through current sources in DPCs, which results in great reduction of its power dissipation. It is evaluated with HSPICE simulation in 0.18 mu m CMOS that the power dissipations of the proposed quaternary flip-flop is reduced to 50 percent in comparison with that of a corresponding binary CMOS one.
引用
收藏
页码:1591 / 1597
页数:7
相关论文
共 50 条
  • [21] A high-speed low-power D flip-flop
    Chandrasekaran, R
    Lian, Y
    Rana, RS
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 152 - 155
  • [22] Low-power half-static flip-flop structure
    Manolescu, M
    Lin, IP
    2000 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, CAS 2000 PROCEEDINGS, 2000, : 211 - 214
  • [23] Variable sampling window flip-flop for low-power application
    Shin, SD
    Choi, H
    Kong, BS
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 257 - 260
  • [24] Low-power pulsed hybrid flip-flop based on a C-element
    Rahiminejad, Majid
    Saneei, Mohsen
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2014, 68 (09) : 907 - 913
  • [25] A Low-Power CMOS Flip-Flop for High Performance Processors
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [26] Low Power Flip-Flop Design Using Tri-State Inverter Logic
    Indira, P.
    Kamaraju, M.
    JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (01) : 19 - 26
  • [27] Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique
    Xiang, Guang-Ping
    Shen, Ji-Zhong
    Wu, Xue-Xiang
    Geng, Liang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 121 - 124
  • [28] Dynamic flip-flop with improved power
    Nedovic, N
    Oklobdzija, VG
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 323 - 326
  • [29] Self Driven Pass-Transistor based Low-Power Pulse Triggered Flip-Flop Design
    Anjaneyulu, O.
    Veena, A.
    Shravan, Ch.
    Reddy, C. V. Krishna
    2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION ENGINEERING SYSTEMS (SPACES), 2015, : 22 - 28
  • [30] A New Low-Power N Fold Flip-Flop With Output Enable
    Zid, Mounir
    Tourki, Rached
    Scandurra, Alberto
    Pistritto, Carlo
    2012 6TH INTERNATIONAL CONFERENCE ON SCIENCES OF ELECTRONICS, TECHNOLOGIES OF INFORMATION AND TELECOMMUNICATIONS (SETIT), 2012, : 195 - +