Performance Evaluation of Butterfly on-Chip Network for MPSoCs

被引:0
|
作者
Arjomand, Mohammad [1 ]
Sarbazi-Azad, Hamid [1 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran, Iran
关键词
Multiprocessor System-on-Chip; Network-on-Chip; Simulation modeling; Butterfly Network; Virtual cut through switching; Power and performance aware design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
By Technology improvement, tens or hundreds of IP cores, operating complex functions with different frequencies, are mapped on-chip. This results in heterogeneous Multiprocessor System-on-Chip (MPSoC). The most MPSoC design challenges are due to infrastructure interconnect. Network-on-Chip (NoC) with multiple constraints to be satisfied is a promising solution for these challenges. It has been shown that infrastructure topology, routing and switching schemes have great effects on overall interconnect performance under different synthesis and real life traffic patterns. In this paper, we evaluate Butterfly network with arbitrary extra stages as MPSoC infrastructure. Different routing and switching strategies are used for architectural consideration. Comparative analysis of results with common NoC infrastructures shows that in bandwidth requirement applications, Butterfly with extra stages and wormhole (and sometimes virtual cut through) switching can tolerate traffic, properly. As case studies, design space exploration including different topologies, routing and switching strategies for two video decoders are presented.
引用
收藏
页码:296 / 299
页数:4
相关论文
共 50 条
  • [31] Towards Embedded Runtime System Level Optimization for MPSoCs: On-Chip Task Allocation
    Theocharides, T.
    Michael, M. K.
    Polycarpou, M.
    Dingankar, A.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 121 - 124
  • [32] An on-chip CDMA communication network
    Wang, Xin
    Nurmi, Jari
    2005 International Symposium on System-On-Chip, Proceedings, 2005, : 155 - 160
  • [33] An on-chip learning neural network
    Bo, GM
    Caviglia, DD
    Valle, M
    IJCNN 2000: PROCEEDINGS OF THE IEEE-INNS-ENNS INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOL IV, 2000, : 66 - 71
  • [34] Performance Evaluation of MIC@R Router for On-Chip Networks
    Ben-Tekaya, Rafik
    Baganne, Adel
    Torki, Kholdoun
    Tourki, Rached
    DTIS: 2009 4TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, PROCEEDINGS, 2009, : 97 - +
  • [35] Evaluation and performance comparison of TriBA with existing on-chip interconnection networks
    Haroon-Ur-Rashid
    Feng, Shi
    Kamran, Muhammad
    Ji Weixing
    THIRD INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES 2007, PROCEEDINGS, 2007, : 291 - +
  • [36] Network model of on-chip antennas
    Mukhtar, E.
    Yordanov, H.
    Russer, P.
    ADVANCES IN RADIO SCIENCE, 2011, 9 : 237 - 239
  • [37] Design and evaluation of high performance microprocessor with reconfigurable on-chip memory
    Ohneda, T
    Kondo, M
    Imai, M
    Nakamura, H
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 211 - 216
  • [38] Comparison of a Ring On-Chip Network and a Code-Division Multiple-Access On-Chip Network
    Wang, Xin
    Nurmi, Jari
    VLSI DESIGN, 2007,
  • [39] A High-Performance Low-Power Nanophotonic On-Chip Network
    Li, Zheng
    Wu, Jie
    Shang, Li
    Mickelson, Alan
    Vachharajani, Manish
    Filipovic, Dejan
    Park, Wounjhang
    Sun, Yihe
    ISLPED 09, 2009, : 291 - 294
  • [40] Analysis of a Network Interface for an On-Chip Network Architecture
    Ojeda, Byron
    Saenz, Mayerly
    Alulema, Veronica
    Alulema, Darwin
    INTELLIGENT TECHNOLOGIES: DESIGN AND APPLICATIONS FOR SOCIETY, CITIS 2022, 2023, 607 : 72 - 80