Performance Evaluation of Butterfly on-Chip Network for MPSoCs

被引:0
|
作者
Arjomand, Mohammad [1 ]
Sarbazi-Azad, Hamid [1 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran, Iran
关键词
Multiprocessor System-on-Chip; Network-on-Chip; Simulation modeling; Butterfly Network; Virtual cut through switching; Power and performance aware design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
By Technology improvement, tens or hundreds of IP cores, operating complex functions with different frequencies, are mapped on-chip. This results in heterogeneous Multiprocessor System-on-Chip (MPSoC). The most MPSoC design challenges are due to infrastructure interconnect. Network-on-Chip (NoC) with multiple constraints to be satisfied is a promising solution for these challenges. It has been shown that infrastructure topology, routing and switching schemes have great effects on overall interconnect performance under different synthesis and real life traffic patterns. In this paper, we evaluate Butterfly network with arbitrary extra stages as MPSoC infrastructure. Different routing and switching strategies are used for architectural consideration. Comparative analysis of results with common NoC infrastructures shows that in bandwidth requirement applications, Butterfly with extra stages and wormhole (and sometimes virtual cut through) switching can tolerate traffic, properly. As case studies, design space exploration including different topologies, routing and switching strategies for two video decoders are presented.
引用
收藏
页码:296 / 299
页数:4
相关论文
共 50 条
  • [21] A quantitative performance evaluation of fast on-chip memories of GPUs
    Konstantinidis, Elias
    Cotronis, Yiannis
    2016 24TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP), 2016, : 448 - 455
  • [22] An accurate and highly-efficient performance evaluation approach based on queuing model for on-chip network
    Lai MingChe
    Gao Lei
    Xiao Nong
    Wang ZhiYing
    SCIENCE CHINA-INFORMATION SCIENCES, 2013, 56 (07) : 1 - 20
  • [23] An accurate and highly-efficient performance evaluation approach based on queuing model for on-chip network
    MingChe Lai
    Lei Gao
    Nong Xiao
    ZhiYing Wang
    Science China Information Sciences, 2013, 56 : 1 - 20
  • [24] An accurate and highly-efficient performance evaluation approach based on queuing model for on-chip network
    LAI MingChe
    GAO Lei
    XIAO Nong
    WANG ZhiYing
    ScienceChina(InformationSciences), 2013, 56 (07) : 239 - 258
  • [25] Robust on-chip bus architecture synthesis for MPSoCs under random tasks arrival
    Pandey, Sujan
    Drechsler, Rolf
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 561 - +
  • [26] Analytical Modeling and Evaluation of On-Chip Interconnects Using Network Calculus
    Bakhouya, M.
    Suboh, S.
    Gaber, J.
    El-Ghazawi, T.
    2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 74 - +
  • [27] Performance Evaluation of Network on Chip Architectures
    Gehlot, Pratiksha
    Chouhan, Shailesh Singh
    2009 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRONIC AND PHOTONIC DEVICES AND SYSTEMS (ELECTRO-2009), 2009, : 124 - 127
  • [28] MPSoCSim: An extended OVP Simulator for Modeling and Evaluation of Network-on-Chip based heterogeneous MPSoCs
    Wehner, Philipp
    Rettkowski, Jens
    Kleinschmidt, Tobias
    Goehringer, Diana
    PROCEEDINGS INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS - ARCHITECTURES, MODELING AND SIMULATION (SAMOS XV), 2015, : 390 - 395
  • [29] Camellia: a Novel High Performance On-Chip Network for Multicore Architectures
    Chu, Slo-Li
    Shu, Sheng-Jie
    Chen, Ching-Chung
    Chen, Ching-Jung
    2015 11TH INTERNATIONAL CONFERENCE ON SEMANTICS, KNOWLEDGE AND GRIDS (SKG), 2015, : 186 - 191
  • [30] Delay Optimization of Center Network Cache and Performance Simulation of On-chip Network Communication
    Zhu, Huan
    Le, Zhiqiang
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON AUTOMATION, MECHANICAL CONTROL AND COMPUTATIONAL ENGINEERING, 2015, 124 : 876 - 881