Performance Evaluation of Butterfly on-Chip Network for MPSoCs

被引:0
|
作者
Arjomand, Mohammad [1 ]
Sarbazi-Azad, Hamid [1 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran, Iran
关键词
Multiprocessor System-on-Chip; Network-on-Chip; Simulation modeling; Butterfly Network; Virtual cut through switching; Power and performance aware design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
By Technology improvement, tens or hundreds of IP cores, operating complex functions with different frequencies, are mapped on-chip. This results in heterogeneous Multiprocessor System-on-Chip (MPSoC). The most MPSoC design challenges are due to infrastructure interconnect. Network-on-Chip (NoC) with multiple constraints to be satisfied is a promising solution for these challenges. It has been shown that infrastructure topology, routing and switching schemes have great effects on overall interconnect performance under different synthesis and real life traffic patterns. In this paper, we evaluate Butterfly network with arbitrary extra stages as MPSoC infrastructure. Different routing and switching strategies are used for architectural consideration. Comparative analysis of results with common NoC infrastructures shows that in bandwidth requirement applications, Butterfly with extra stages and wormhole (and sometimes virtual cut through) switching can tolerate traffic, properly. As case studies, design space exploration including different topologies, routing and switching strategies for two video decoders are presented.
引用
收藏
页码:296 / 299
页数:4
相关论文
共 50 条
  • [41] Atomic Streaming: A Framework of On-Chip Data Supply System for Task-Parallel MPSoCs
    Kong, Ji
    Liu, Peilin
    Zhang, Yu
    IEEE COMPUTER ARCHITECTURE LETTERS, 2012, 11 (01) : 5 - 8
  • [42] An expandable on-chip BP learning neural network chip
    Lu, C
    Shi, BX
    Chen, L
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2003, 90 (05) : 331 - 340
  • [43] On-chip cellomics: Constructive understanding of multicellular network using on-chip cellomics technology
    Yasuda, Kenji
    Japanese Journal of Applied Physics, 2012, 51 (8 PART 4)
  • [44] On-Chip Cellomics: Constructive Understanding of Multicellular Network Using On-Chip Cellomics Technology
    Yasuda, Kenji
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (08)
  • [45] A new on-chip interconnection network for System-on-Chip
    Liu Youyao
    Han Jungang
    Du Huimin
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, 2008, : 532 - +
  • [46] Machine Learning Based Framework to Predict Performance Evaluation of On-Chip Networks
    Kumar, Anil
    Talawar, Basavaraj
    2018 ELEVENTH INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING (IC3), 2018, : 119 - 124
  • [47] Performance evaluation of a microprocessor with on-chip DRAM and high bandwidth internal bus
    Iwata, S
    Shimizu, T
    Korematu, J
    Dosaka, K
    Tsubota, H
    Saitoh, K
    PROCEEDINGS OF THE IEEE 1996 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1996, : 269 - 272
  • [48] Characterizing the cell EIB on-chip network
    Ainsworth, Thomas William
    Pinkston, Timothy Mark
    IEEE MICRO, 2007, 27 (05) : 6 - 14
  • [49] Fast Arbiters for On-Chip Network Switches
    Dimitrakopoulos, Giorgos
    Chrysos, Nikos
    Galanopoulos, Kostas
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 664 - +
  • [50] Design and implementation of the Quarc Network on-Chip
    Moadeli, M.
    Maji, P. P.
    Vanderbauwhede, W.
    2009 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-5, 2009, : 2882 - +