Performance Evaluation of Network on Chip Architectures

被引:0
|
作者
Gehlot, Pratiksha [1 ]
Chouhan, Shailesh Singh [1 ]
机构
[1] Inst Engn & Technol DAVV, Dept Elect & Commun, Indore, Madhya Pradesh, India
关键词
NoC; Topology; Latency; Throughput;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new chip design paradigm Network on Chip (NOC), proposed by many research groups [1], [2] is an important architectural choice for future SOCs. Various proposed Network on Chip (NoC) architecture attempts to address different component level architectures with specific interconnection network topologies and routing techniques, some of the topologies are CLICHE, Folded Torus, BFT, SPIN and Octagon. This research work compares proposed NoC architectures and to evaluate their performance using a simulating tool NS-2. Simulation provides relationship among latency, throughput and packet drop probability for NoC architectures.
引用
收藏
页码:124 / 127
页数:4
相关论文
共 50 条
  • [1] Comparative Performance Evaluation of Power and Area Network on Chip (NoC) Architectures
    Kalimuthu, A.
    Karthikeyan, M.
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2012, : 621 - 624
  • [2] Performance Evaluation of Reliability Aware Photonic Network-on-Chip Architectures
    Kaliraj, Pradheep Khanna
    Sieber, Patrick
    Ganguly, Amlan
    Datta, Ipshita
    Datta, Debasish
    [J]. 2012 INTERNATIONAL GREEN COMPUTING CONFERENCE (IGCC), 2012,
  • [3] Implementation and evaluation of on-chip network architectures
    Gratz, Paul
    Kim, Changkyu
    McDonald, Rober
    Keckler, Stephen W.
    Burger, Doug
    [J]. PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 477 - +
  • [4] Evaluation of Performance Optimal Tree Based Application Specific Network on Chip Architectures
    Yalamanchili, Kishore
    Pasalapudi, Aditya
    Dargar, Apurva
    Mehrotra, Saransh
    Ved, Harshal
    [J]. 2009 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE, VOLS 1-3, 2009, : 620 - +
  • [5] Simulation and performance analysis of network on chip architectures
    Ge, Fen
    Wu, Ning
    [J]. Transactions of Nanjing University of Aeronautics and Astronautics, 2010, 27 (04) : 326 - 332
  • [6] Performance Evaluation of Wireless Networks on Chip Architectures
    Ganguly, Amlan
    Chang, Kevin
    Pande, Partha Pratim
    Belzer, Benjamin
    Nojeh, Alireza
    [J]. ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 350 - +
  • [7] Performance evaluation and design trade-offs for network-on-chip interconnect architectures
    Pande, PP
    Grecu, C
    Jones, M
    Ivanov, A
    Saleh, R
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (08) : 1025 - 1040
  • [8] Performance Evaluation and Design Trade-Offs for Wireless Network-on-Chip Architectures
    Chang, Kevin
    Deb, Sujay
    Ganguly, Amlan
    Yu, Xinmin
    Sah, Suman Prasad
    Pande, Partha Pratim
    Belzer, Benjamin
    Heo, Deukhyoun
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2012, 8 (03)
  • [9] Design and Performance Evaluation of Hybrid Wired-Wireless Network on Chip Interconnect Architectures
    Mitra, Priyanka
    Sharma, Bhavna
    Chandna, Vinay Kumar
    Rathore, Vijay Singh
    [J]. THIRD INTERNATIONAL CONGRESS ON INFORMATION AND COMMUNICATION TECHNOLOGY, 2019, 797 : 191 - 199
  • [10] An Energy and Performance Exploration of Network-on-Chip Architectures
    Banerjee, Arnab
    Wolkotte, Pascal T.
    Mullins, Robert D.
    Moore, Simon W.
    Smit, Gerard J. M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (03) : 319 - 329