Area-Efficient Pipelined VLSI Architecture for Polar Decoder

被引:2
|
作者
Tan, Weihang [1 ]
Wang, Antian [1 ]
Xu, Yunhao [2 ]
Lao, Yingjie [1 ]
机构
[1] Clemson Univ, Dept Elect & Comp Engn, Clemson, SC 29634 USA
[2] Southeast Univ, Natl Mobile Commun Res Lab, Nanjing, Peoples R China
关键词
Polar Codes; Successive Cancellation Decoding; Multi-Path Delay Commutator; Folding; Pre-Computation;
D O I
10.1109/ISVLSI49217.2020.00071
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Polar codes have attracted increasing attention recently due to its low encoding and decoding complexity. Hardware optimization can further improve their implementations to enable real-time applications on resource-constrained devices. This paper presents an area-efficient architecture for Successive Cancellation (SC) polar decoder. Our proposed architecture adapts the optimization techniques from Fast Fourier Transform (FFT), and applies high-level transformation methods including folding, pipelining, and retiming, to reduce the number of Processing Elements (PEs) to only log(2) N for an N-bit code. Additionally, the pre-computation technique is utilized in the PE design to allow decoding 2 bits in parallel. We also propose a customized loop-based shifting register to further reduce the consumption of delay elements. Our experimental results demonstrate that our architecture reduces 98.86% and 77.71% on average in area consumption and area-time product, respectively, when N = 1024, compared to the prior works.
引用
收藏
页码:352 / 357
页数:6
相关论文
共 50 条
  • [41] An efficient VLSI architecture for CBAC of AVS HDTV decoder
    Zheng, Junhao
    Gao, Wen
    Wu, David
    Xie, Don
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2009, 24 (04) : 324 - 332
  • [42] An efficient VLSI architecture of VLD for AVS HDTV decoder
    Sheng, Bin
    Gao, Wen
    Xie, Don
    Wu, Di
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 696 - 701
  • [43] An Area-Efficient VLSI Architecture for High-Throughput Computation of the 2-D DWT
    Dai, Yuzhou
    Zhang, Wei
    Shi, Lin
    Li, Qitao
    Wu, Zhuolun
    Liu, Yanyan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025,
  • [44] Area-efficient high-throughput VLSI architecture for map-based turbo equalizer
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 87 - 92
  • [45] An Efficient List Decoder Architecture for Polar Codes
    Lin, Jun
    Yan, Zhiyuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2508 - 2518
  • [46] Efficient List Decoder Architecture for Polar Codes
    Lin, Jun
    Yan, Zhiyuan
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1022 - 1025
  • [47] An area-efficient-VLSI architecture of a Reed-Solomon decoder/encoder for digital VCRs
    Kwon, S
    Shin, H
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1997, 43 (04) : 1019 - 1027
  • [48] An area-efficient versatile Reed-Solomon decoder for ADSL
    Huang, JC
    Wu, CM
    Shieh, MD
    Wu, CH
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 517 - 520
  • [49] Area-Efficient QC-LDPC Decoder Architecture Based on Stride Scheduling and Memory Bank Division
    Kim, Bongjin
    Park, In-Cheol
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2013, E96B (07) : 1772 - 1779
  • [50] Area-efficient versatile Reed-Solomon decoder for ADSL
    Huang, Jin-Chuan
    Wu, Chien-Ming
    Shieh, Ming-Der
    Wu, Chien-Hsing
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1