Area-Efficient Pipelined VLSI Architecture for Polar Decoder

被引:2
|
作者
Tan, Weihang [1 ]
Wang, Antian [1 ]
Xu, Yunhao [2 ]
Lao, Yingjie [1 ]
机构
[1] Clemson Univ, Dept Elect & Comp Engn, Clemson, SC 29634 USA
[2] Southeast Univ, Natl Mobile Commun Res Lab, Nanjing, Peoples R China
关键词
Polar Codes; Successive Cancellation Decoding; Multi-Path Delay Commutator; Folding; Pre-Computation;
D O I
10.1109/ISVLSI49217.2020.00071
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Polar codes have attracted increasing attention recently due to its low encoding and decoding complexity. Hardware optimization can further improve their implementations to enable real-time applications on resource-constrained devices. This paper presents an area-efficient architecture for Successive Cancellation (SC) polar decoder. Our proposed architecture adapts the optimization techniques from Fast Fourier Transform (FFT), and applies high-level transformation methods including folding, pipelining, and retiming, to reduce the number of Processing Elements (PEs) to only log(2) N for an N-bit code. Additionally, the pre-computation technique is utilized in the PE design to allow decoding 2 bits in parallel. We also propose a customized loop-based shifting register to further reduce the consumption of delay elements. Our experimental results demonstrate that our architecture reduces 98.86% and 77.71% on average in area consumption and area-time product, respectively, when N = 1024, compared to the prior works.
引用
收藏
页码:352 / 357
页数:6
相关论文
共 50 条
  • [21] An area-efficient VLSI architecture for decoding of Reed-Solomon codes
    Hsu, JM
    Wang, CL
    1996 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, CONFERENCE PROCEEDINGS, VOLS 1-6, 1996, : 3291 - 3294
  • [22] A Pipelined Algorithm and Area-Efficient Architecture for Serial Real-Valued FFT
    Fang, Hongji
    Zhang, Bo
    Yu, Feng
    Zhao, Bei
    Ma, Zhenguo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (11) : 4533 - 4537
  • [23] Pipelined VLSI architecture of the Viterbi decoder for IMT-2000
    Shim, B
    Suh, JC
    GLOBECOM'99: SEAMLESS INTERCONNECTION FOR UNIVERSAL SERVICES, VOL 1-5, 1999, : 158 - 162
  • [24] Pipelined area-efficient digit serial divider
    Bashagha, AE
    SIGNAL PROCESSING, 2003, 83 (09) : 2011 - 2020
  • [25] Reconfigurable Hardware Architecture of Area-Efficient Multimode Successive Cancellation (SC) Decoder
    Shih, Xin-Yu
    Tsai, Jui-Hung
    Li, Bing-Xuan
    Huang, Chi-Ping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (04) : 2291 - 2295
  • [26] A High-performance and Area-efficient VLSI Architecture for the PRESENT Lightweight Cipher
    Pandey, Jai Gopal
    Goel, Tarun
    Karmakar, Abhijit
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 392 - 397
  • [27] A Novel Area-Efficient VLSI Architecture for Recursion Computation in LTE Turbo Decoders
    Ardakani, Arash
    Shabany, Mahdi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (06) : 568 - 572
  • [28] Area-efficient analog VLSI architecture for state-parallel viterbi decoding
    John Hopkins Univ, Baltimore, United States
    Proc IEEE Int Symp Circuits Syst, (II-432 - II-435):
  • [29] An area-efficient analog VLSI architecture for state-parallel Viterbi decoding
    He, K
    Cauwenberghs, G
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 432 - 435
  • [30] Area-efficient and reusable VLSI architecture of decision feedback equalizer for QAM modem
    Yu, HS
    Kim, BW
    Cho, YG
    Cho, JD
    Kim, JW
    Lee, JK
    Park, HC
    Lee, KW
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 404 - 407