Area-Efficient Pipelined VLSI Architecture for Polar Decoder

被引:2
|
作者
Tan, Weihang [1 ]
Wang, Antian [1 ]
Xu, Yunhao [2 ]
Lao, Yingjie [1 ]
机构
[1] Clemson Univ, Dept Elect & Comp Engn, Clemson, SC 29634 USA
[2] Southeast Univ, Natl Mobile Commun Res Lab, Nanjing, Peoples R China
关键词
Polar Codes; Successive Cancellation Decoding; Multi-Path Delay Commutator; Folding; Pre-Computation;
D O I
10.1109/ISVLSI49217.2020.00071
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Polar codes have attracted increasing attention recently due to its low encoding and decoding complexity. Hardware optimization can further improve their implementations to enable real-time applications on resource-constrained devices. This paper presents an area-efficient architecture for Successive Cancellation (SC) polar decoder. Our proposed architecture adapts the optimization techniques from Fast Fourier Transform (FFT), and applies high-level transformation methods including folding, pipelining, and retiming, to reduce the number of Processing Elements (PEs) to only log(2) N for an N-bit code. Additionally, the pre-computation technique is utilized in the PE design to allow decoding 2 bits in parallel. We also propose a customized loop-based shifting register to further reduce the consumption of delay elements. Our experimental results demonstrate that our architecture reduces 98.86% and 77.71% on average in area consumption and area-time product, respectively, when N = 1024, compared to the prior works.
引用
收藏
页码:352 / 357
页数:6
相关论文
共 50 条
  • [31] An area-efficient pipelined array architecture for Euclidean Distance Transformation and its FPGA implementation
    Sudha, N
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 689 - 692
  • [32] AREA-EFFICIENT VLSI ARCHITECTURES FOR HUFFMAN CODING
    PARK, H
    PRASANNA, VK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (09): : 568 - 575
  • [33] Area-efficient parallel decoder architecture for high rate QC-LDPC codes
    Cui, Zhiqiang
    Wang, Zhongfeng
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5107 - +
  • [34] Area-efficient VLSI layouts for binary hypercubes
    Patel, A
    Kusalik, A
    McCrosky, C
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (02) : 160 - 169
  • [35] Area-efficient truncated Berlekamp-Massey architecture for Reed-Solomon decoder
    Park, J. -I.
    Lee, H.
    ELECTRONICS LETTERS, 2011, 47 (04) : 241 - +
  • [36] Area-efficient VLSI architecture of joint carrier recovery and blind equalization for QAM demodulator
    Zhou, J
    Tian, JH
    Zhi, L
    Zeng, XY
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 286 - 289
  • [37] An Area-Efficient Reconfigurable LDPC Decoder with Conflict Resolution
    Zhou, Changsheng
    Huang, Yuebin
    Huang, Shuangqu
    Chen, Yun
    Zeng, Xiaoyang
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 478 - 486
  • [38] High-Speed Area-Efficient VLSI Architecture of Three-Operand Binary Adder
    Panda, Amit Kumar
    Palisetty, Rakesh
    Ray, Kailash Chandra
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (11) : 3944 - 3953
  • [39] An Area-Efficient Multiple-Valued Reconfigurable VLSI Architecture Using an X-Net
    Bai, Xu
    Kameyama, Michitaka
    2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 272 - 277
  • [40] Efficient VLSI architecture of CAVLC decoder with power optimized
    陈光化
    胡登基
    张金艺
    郑伟峰
    曾为民
    Advances in Manufacturing, 2009, (06) : 462 - 465