An Area-Efficient VLSI Architecture for High-Throughput Computation of the 2-D DWT

被引:0
|
作者
Dai, Yuzhou [1 ]
Zhang, Wei [1 ]
Shi, Lin [2 ]
Li, Qitao [1 ]
Wu, Zhuolun [1 ]
Liu, Yanyan [3 ]
机构
[1] Tianjin Univ, Sch Microelect, Tianjin 300072, Peoples R China
[2] Tianjin Key Lab Aviat Fire Protect Syst, Tianjin 300000, Peoples R China
[3] Nankai Univ, Coll Elect Informat & Opt Engn, Tianjin 300071, Peoples R China
关键词
Discrete wavelet transforms; Computer architecture; Very large scale integration; Adders; Hardware; Random access memory; Throughput; Optical filters; Image reconstruction; Filtering theory; Discrete wavelet transform (DWT); image processing; parallel computation architecture; pipeline architecture; VLSI architecture;
D O I
10.1109/TVLSI.2025.3529690
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, an area-efficient VLSI architecture scheme for high-throughput computation of the 2-D discrete wavelet transform (DWT) is proposed, effectively applied in the context of aircraft cargo hold scenes. The proposed architecture aims to reduce computation and storage resources while maintaining the DWT-IDWT reconstructed image quality for the 9/7 discrete wavelet. The hardware implementation formulae based on the flipping architecture have been modified to reduce RAM storage bit width. By transforming the coefficients of the formula into hardware-friendly values, the required multiplication operations are split into two stages of addition. On this basis, a pipelined architecture is constructed to set the critical path delay (CPD) of the architecture to be close to the delay of a single adder, T-a, thereby achieving a high throughput. Compared to existing architectures in the research field, the proposed single-level 2-D DWT architecture achieves resource savings on the field-programmable gate array (FPGA) platform while ensuring good image reconstruction quality. The advantages of the multilevel 2-D DWT are even more pronounced. In the simulation results on the application-specific integrated circuit (ASIC) platform, the proposed architecture reduces computation time by at least 35.54% while achieving a higher level of decomposition, decreases the area-delay product (ADP) by at least 25.41%, and saves a significant amount of energy per image (EPI). Furthermore, the proposed folded architecture achieves close to 100% hardware utilization efficiency (HUE) in multilevel 2-D DWT computations.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Area- and Power-Efficient Architecture for High-Throughput Implementationof Lifting 2-D DWT
    Mohanty, Basant K.
    Mahajan, Anurag
    Meher, Pramod K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (07) : 434 - 438
  • [2] Area-efficient high-throughput VLSI architecture for map-based turbo equalizer
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 87 - 92
  • [3] High-Throughput, Area-Efficient Architecture of 2-D Block FIR Filter Using Distributed Arithmetic Algorithm
    Prashant Kumar
    Prabhat Chandra Shrivastava
    Manish Tiwari
    Ganga Ram Mishra
    Circuits, Systems, and Signal Processing, 2019, 38 : 1099 - 1113
  • [4] High-Throughput, Area-Efficient Architecture of 2-D Block FIR Filter Using Distributed Arithmetic Algorithm
    Kumar, Prashant
    Shrivastava, Prabhat Chandra
    Tiwari, Manish
    Mishra, Ganga Ram
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (03) : 1099 - 1113
  • [5] High-throughput VLSI architecture for FFT computation
    Cheng, Chao
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (10) : 863 - 867
  • [6] ASIC Implementation of Area-Efficient, High-Throughput 2-D IIR Filter Using Distributed Arithmetic
    Kumar, Prashant
    Shrivastava, Prabhat Chandra
    Tiwari, Manish
    Dhawan, Amit
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (07) : 2934 - 2957
  • [7] ASIC Implementation of Area-Efficient, High-Throughput 2-D IIR Filter Using Distributed Arithmetic
    Prashant Kumar
    Prabhat Chandra Shrivastava
    Manish Tiwari
    Amit Dhawan
    Circuits, Systems, and Signal Processing, 2018, 37 : 2934 - 2957
  • [8] An efficient line based VLSI architecture for 2-D lifting DWT
    Jung, GC
    Jin, DY
    Park, SM
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 249 - 252
  • [9] Energy- and Area-Efficient Parameterized Lifting-Based 2-D DWT Architecture on FPGA
    Hu, Yusong
    Prasanna, Viktor K.
    2014 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2014,
  • [10] High-Throughput Area-Efficient Processor for Cryptography
    HUO Yuanhong
    LIU Dake
    ChineseJournalofElectronics, 2017, 26 (03) : 514 - 521