共 50 条
- [21] Flipping-based High Speed VLSI Architecture for 2-D Lifting DWT 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 193 - 196
- [22] Design of highly efficient VLSI architectures for 2-D DWT and 2-D IDWT SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 133 - 140
- [23] A 2-D systolic array for high-throughput computation of 2-D discrete fourier transform 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1927 - +
- [24] Architecture for area-efficient 2-D transform in H.264/AVC 2005 IEEE International Conference on Multimedia and Expo (ICME), Vols 1 and 2, 2005, : 1127 - 1130
- [26] High-Throughput VLSI Architecture for GRAND 2020 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2020, : 213 - 218
- [27] Vlsi implementation of an area-efficient architecture for the Viterbi algorithm 1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 623 - 626
- [28] Area-Efficient Pipelined VLSI Architecture for Polar Decoder 2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 352 - 357
- [29] AN AREA-EFFICIENT COLOR DEMOSAICKING SCHEME FOR VLSI ARCHITECTURE INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2011, 7 (04): : 1739 - 1752
- [30] A High-performance and Area-efficient VLSI Architecture for the PRESENT Lightweight Cipher 2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 392 - 397