An Area-Efficient VLSI Architecture for High-Throughput Computation of the 2-D DWT

被引:0
|
作者
Dai, Yuzhou [1 ]
Zhang, Wei [1 ]
Shi, Lin [2 ]
Li, Qitao [1 ]
Wu, Zhuolun [1 ]
Liu, Yanyan [3 ]
机构
[1] Tianjin Univ, Sch Microelect, Tianjin 300072, Peoples R China
[2] Tianjin Key Lab Aviat Fire Protect Syst, Tianjin 300000, Peoples R China
[3] Nankai Univ, Coll Elect Informat & Opt Engn, Tianjin 300071, Peoples R China
关键词
Discrete wavelet transforms; Computer architecture; Very large scale integration; Adders; Hardware; Random access memory; Throughput; Optical filters; Image reconstruction; Filtering theory; Discrete wavelet transform (DWT); image processing; parallel computation architecture; pipeline architecture; VLSI architecture;
D O I
10.1109/TVLSI.2025.3529690
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, an area-efficient VLSI architecture scheme for high-throughput computation of the 2-D discrete wavelet transform (DWT) is proposed, effectively applied in the context of aircraft cargo hold scenes. The proposed architecture aims to reduce computation and storage resources while maintaining the DWT-IDWT reconstructed image quality for the 9/7 discrete wavelet. The hardware implementation formulae based on the flipping architecture have been modified to reduce RAM storage bit width. By transforming the coefficients of the formula into hardware-friendly values, the required multiplication operations are split into two stages of addition. On this basis, a pipelined architecture is constructed to set the critical path delay (CPD) of the architecture to be close to the delay of a single adder, T-a, thereby achieving a high throughput. Compared to existing architectures in the research field, the proposed single-level 2-D DWT architecture achieves resource savings on the field-programmable gate array (FPGA) platform while ensuring good image reconstruction quality. The advantages of the multilevel 2-D DWT are even more pronounced. In the simulation results on the application-specific integrated circuit (ASIC) platform, the proposed architecture reduces computation time by at least 35.54% while achieving a higher level of decomposition, decreases the area-delay product (ADP) by at least 25.41%, and saves a significant amount of energy per image (EPI). Furthermore, the proposed folded architecture achieves close to 100% hardware utilization efficiency (HUE) in multilevel 2-D DWT computations.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] Flipping-based High Speed VLSI Architecture for 2-D Lifting DWT
    Darji, A. D.
    Shashikanth, Konale
    Limaye, Ankur
    Merchant, S. N.
    Chandorkar, A. N.
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 193 - 196
  • [22] Design of highly efficient VLSI architectures for 2-D DWT and 2-D IDWT
    Chang, YN
    Li, YS
    SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 133 - 140
  • [23] A 2-D systolic array for high-throughput computation of 2-D discrete fourier transform
    Meher, P. K.
    Patra, J. C.
    Vinod, A. P.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1927 - +
  • [24] Architecture for area-efficient 2-D transform in H.264/AVC
    Kuo, YT
    Lin, TY
    Liu, CW
    Jen, CW
    2005 IEEE International Conference on Multimedia and Expo (ICME), Vols 1 and 2, 2005, : 1127 - 1130
  • [25] NOVEL RECURSIVE ALGORITHM AND HIGHLY COMPACT SEMISYSTOLIC ARCHITECTURE FOR HIGH-THROUGHPUT COMPUTATION OF 2-D DHT
    MEHER, PK
    PANDA, G
    ELECTRONICS LETTERS, 1993, 29 (10) : 883 - 885
  • [26] High-Throughput VLSI Architecture for GRAND
    Abbas, Syed Mohsin
    Tonnellier, Thibaud
    Ercan, Furkan
    Gross, Warren J.
    2020 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2020, : 213 - 218
  • [27] Vlsi implementation of an area-efficient architecture for the Viterbi algorithm
    Cabrera, C
    Boo, M
    Bruguera, JD
    1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 623 - 626
  • [28] Area-Efficient Pipelined VLSI Architecture for Polar Decoder
    Tan, Weihang
    Wang, Antian
    Xu, Yunhao
    Lao, Yingjie
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 352 - 357
  • [29] AN AREA-EFFICIENT COLOR DEMOSAICKING SCHEME FOR VLSI ARCHITECTURE
    Shiau, Yeu-Horng
    Chen, Pei-Yin
    Chang, Chia-Wen
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2011, 7 (04): : 1739 - 1752
  • [30] A High-performance and Area-efficient VLSI Architecture for the PRESENT Lightweight Cipher
    Pandey, Jai Gopal
    Goel, Tarun
    Karmakar, Abhijit
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 392 - 397