An Area-Efficient VLSI Architecture for High-Throughput Computation of the 2-D DWT

被引:0
|
作者
Dai, Yuzhou [1 ]
Zhang, Wei [1 ]
Shi, Lin [2 ]
Li, Qitao [1 ]
Wu, Zhuolun [1 ]
Liu, Yanyan [3 ]
机构
[1] Tianjin Univ, Sch Microelect, Tianjin 300072, Peoples R China
[2] Tianjin Key Lab Aviat Fire Protect Syst, Tianjin 300000, Peoples R China
[3] Nankai Univ, Coll Elect Informat & Opt Engn, Tianjin 300071, Peoples R China
关键词
Discrete wavelet transforms; Computer architecture; Very large scale integration; Adders; Hardware; Random access memory; Throughput; Optical filters; Image reconstruction; Filtering theory; Discrete wavelet transform (DWT); image processing; parallel computation architecture; pipeline architecture; VLSI architecture;
D O I
10.1109/TVLSI.2025.3529690
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, an area-efficient VLSI architecture scheme for high-throughput computation of the 2-D discrete wavelet transform (DWT) is proposed, effectively applied in the context of aircraft cargo hold scenes. The proposed architecture aims to reduce computation and storage resources while maintaining the DWT-IDWT reconstructed image quality for the 9/7 discrete wavelet. The hardware implementation formulae based on the flipping architecture have been modified to reduce RAM storage bit width. By transforming the coefficients of the formula into hardware-friendly values, the required multiplication operations are split into two stages of addition. On this basis, a pipelined architecture is constructed to set the critical path delay (CPD) of the architecture to be close to the delay of a single adder, T-a, thereby achieving a high throughput. Compared to existing architectures in the research field, the proposed single-level 2-D DWT architecture achieves resource savings on the field-programmable gate array (FPGA) platform while ensuring good image reconstruction quality. The advantages of the multilevel 2-D DWT are even more pronounced. In the simulation results on the application-specific integrated circuit (ASIC) platform, the proposed architecture reduces computation time by at least 35.54% while achieving a higher level of decomposition, decreases the area-delay product (ADP) by at least 25.41%, and saves a significant amount of energy per image (EPI). Furthermore, the proposed folded architecture achieves close to 100% hardware utilization efficiency (HUE) in multilevel 2-D DWT computations.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Design of a High-Throughput and Area-Efficient Ultra-Long FFT Processor
    Lin, Hong-Ke
    Lin, Pin-Han
    Liu, Chih-Wei
    2020 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2020,
  • [42] A High-Throughput and Area-Efficient Video Transform Core With a Time Division Strategy
    Chen, Yuan-Ho
    Jou, Ruei-Yuan
    Chang, Tsin-Yuan
    Lu, Chih-Wen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (11) : 2268 - 2277
  • [43] DESIGN OF AN AREA-EFFICIENT HIGH-THROUGHPUT SHIFT-BASED LDPC DECODER
    Tang, Yun-Ching
    Wang, Hong-Ren
    Lin, Hongchin
    Huang, Jun-Zhe
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (06)
  • [44] FPGA-based High-Throughput and Area-Efficient Architectures of the Hummingbird Cryptography
    Min, Biao
    Cheung, Ray C. C.
    Han, Yan
    IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2011, : 3998 - 4002
  • [45] An Efficient VLSI Architecture and FPGA Implementation of High-Speed and Low Power 2-D DWT for (9, 7) Wavelet Filter
    Mansouri, A.
    Ahaitouf, A.
    Abdi, F.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2009, 9 (03): : 50 - 60
  • [46] High-throughput and area-efficient architectures for image encryption using PRINCE cipher
    Kumar, Abhiram
    Singh, Pulkit
    Patro, K. Abhimanyu Kumar
    Acharya, Bibhudendra
    INTEGRATION-THE VLSI JOURNAL, 2023, 90 : 224 - 235
  • [47] A VLSI architecture for a fast computation of the 2-D discrete wavelet transform
    Zhang, Chengjun
    Wang, Chunyan
    Ahmad, M. Omair
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3980 - 3983
  • [48] The Algorithm and VLSI Architecture of High-Throughput and Highly Efficient Tensor Decomposition Engine
    Tsai, Ting-Yu
    Shen, Chung-An
    Wu, Tsung-Lin
    Huang, Yuan-Hao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (07) : 3134 - 3145
  • [49] A VLSI architecture of spatial combinative lifting algorithm based 2-D DWT/IDWT
    Liu, LB
    Wang, XJ
    Meng, HY
    Zhang, L
    Wang, ZH
    Chen, HY
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 299 - 304
  • [50] Systolic Array Based VLSI Architecture For High Throughput 2-D Discrete Wavelet Transform
    Wang, Hongda
    Choy, Chiu-Sing
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 100 - 103