Area-efficient high-throughput VLSI architecture for map-based turbo equalizer

被引:2
|
作者
Lee, SJ [1 ]
Shanbhag, NR [1 ]
Singer, AC [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Coordinated Sci Lab, Urbana, IL 61801 USA
关键词
D O I
10.1109/SIPS.2003.1235649
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present an area-efficient MAP-based turbo equalizer VLSI architecture by proposing a symbol-based soft-input soft-output (SISO) kernel which processes one multi-bit symbol in every clock cycle. The symbol-based SISO hardware can be shared by the equalizer and decoder, thereby reducing silicon area. Further, by introducing block-interleaved computation in the add-compare-select recursions, the critical path delay is reduced thereby improving throughput. Experimental results with QPSK modulation and K = 5 encoder demonstrate that the proposed area-efficient architecture achieves area savings of 47% with 11% throughput gain in 0.25 mum CMOS process. It is also shown that the throughput is improved by 79% via block-interleaved computation with an area savings of 25%.
引用
收藏
页码:87 / 92
页数:6
相关论文
共 50 条
  • [1] Area-efficient high-throughput MAP decoder architectures
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (08) : 921 - 933
  • [2] Area-Efficient Scalable MAP Processor Design for High-Throughput Multistandard Convolutional Turbo Decoding
    Lin, Chen-Hung
    Chen, Chun-Yu
    Wu , An-Yeu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (02) : 305 - 318
  • [3] A high-throughput VLSI architecture for linear turbo equalization
    Lee, SJ
    Shanbhag, NR
    CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 2142 - 2146
  • [4] Area-efficient and reusable VLSI architecture of decision feedback equalizer for QAM modem
    Yu, HS
    Kim, BW
    Cho, YG
    Cho, JD
    Kim, JW
    Lee, JK
    Park, HC
    Lee, KW
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 404 - 407
  • [5] High-Throughput Area-Efficient Processor for Cryptography
    HUO Yuanhong
    LIU Dake
    Chinese Journal of Electronics, 2017, 26 (03) : 514 - 521
  • [6] High-Throughput Area-Efficient Processor for Cryptography
    Huo Yuanhong
    Liu Dake
    CHINESE JOURNAL OF ELECTRONICS, 2017, 26 (03) : 514 - 521
  • [7] A Novel Area-Efficient VLSI Architecture for Recursion Computation in LTE Turbo Decoders
    Ardakani, Arash
    Shabany, Mahdi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (06) : 568 - 572
  • [8] Energy efficient VLSI architecture for linear turbo equalizer
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 39 (1-2): : 49 - 62
  • [9] Energy- and area-efficient deinterleaving architecture for high-throughput wireless applications
    Wellig, A
    Zory, J
    Wehn, N
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 218 - 227
  • [10] Energy Efficient VLSI Architecture for Linear Turbo Equalizer
    Seok-Jun Lee
    Naresh R. Shanbhag
    Andrew C. Singer
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 39 : 49 - 62