Area-efficient high-throughput VLSI architecture for map-based turbo equalizer

被引:2
|
作者
Lee, SJ [1 ]
Shanbhag, NR [1 ]
Singer, AC [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Coordinated Sci Lab, Urbana, IL 61801 USA
关键词
D O I
10.1109/SIPS.2003.1235649
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present an area-efficient MAP-based turbo equalizer VLSI architecture by proposing a symbol-based soft-input soft-output (SISO) kernel which processes one multi-bit symbol in every clock cycle. The symbol-based SISO hardware can be shared by the equalizer and decoder, thereby reducing silicon area. Further, by introducing block-interleaved computation in the add-compare-select recursions, the critical path delay is reduced thereby improving throughput. Experimental results with QPSK modulation and K = 5 encoder demonstrate that the proposed area-efficient architecture achieves area savings of 47% with 11% throughput gain in 0.25 mum CMOS process. It is also shown that the throughput is improved by 79% via block-interleaved computation with an area savings of 25%.
引用
收藏
页码:87 / 92
页数:6
相关论文
共 50 条
  • [31] High-throughput and area-efficient architectures for image encryption using PRINCE cipher
    Kumar, Abhiram
    Singh, Pulkit
    Patro, K. Abhimanyu Kumar
    Acharya, Bibhudendra
    INTEGRATION-THE VLSI JOURNAL, 2023, 90 : 224 - 235
  • [32] The Algorithm and VLSI Architecture of High-Throughput and Highly Efficient Tensor Decomposition Engine
    Tsai, Ting-Yu
    Shen, Chung-An
    Wu, Tsung-Lin
    Huang, Yuan-Hao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (07) : 3134 - 3145
  • [33] High-Throughput, Area-Efficient Architecture of 2-D Block FIR Filter Using Distributed Arithmetic Algorithm
    Prashant Kumar
    Prabhat Chandra Shrivastava
    Manish Tiwari
    Ganga Ram Mishra
    Circuits, Systems, and Signal Processing, 2019, 38 : 1099 - 1113
  • [34] High-Throughput, Area-Efficient Architecture of 2-D Block FIR Filter Using Distributed Arithmetic Algorithm
    Kumar, Prashant
    Shrivastava, Prabhat Chandra
    Tiwari, Manish
    Mishra, Ganga Ram
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (03) : 1099 - 1113
  • [35] A high-throughput VLSI architecture for LZFG data compression
    Chen, JM
    Wei, CH
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (03) : 497 - 509
  • [36] An area-efficient VLSI architecture for decoding of Reed-Solomon codes
    Hsu, JM
    Wang, CL
    1996 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, CONFERENCE PROCEEDINGS, VOLS 1-6, 1996, : 3291 - 3294
  • [37] A High-Throughput VLSI Architecture for Deblocking Filter in HEVC
    Shen, Weiwei
    Shang, Qing
    Shen, Sha
    Fan, Yibo
    Zeng, Xiaoyang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 673 - 676
  • [38] A High-Throughput Deblocking Filter VLSI Architecture for HEVC
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Tongqing
    2015 VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2015,
  • [39] High-Throughput VLSI Architecture for GRAND Markov Order
    Abbas, Syed Mohsin
    Jalaleddine, Marwan
    Gross, Warren J.
    2021 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2021), 2021, : 158 - 163
  • [40] Area-Efficient Configurable High-Throughput Signal Detector Supporting Multiple MIMO Modes
    Liu, Liang
    Lofgren, Johan
    Nilsson, Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (09) : 2085 - 2096