A CMOS Analog Front-End for Driving a High-Speed SAR ADC in Low-Power Ultrasound Imaging

被引:0
|
作者
Kim, Taehoon
Yang, Han
Shin, Sangmin
Lee, Hyongmin
Kim, Suhwan [1 ]
机构
[1] Seoul Natl Univ, Elect & Comp Engn, Seoul 151744, South Korea
关键词
Ultrasound imaging systems; analog front-end (AFE); low-noise amplifier (LNA); variable-gain amplifier (VGA); anti-aliasing filter (AAF); analog-to-digital converter (ADC); kickback noise;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent studies of ultrasound imaging systems, successive approximation register ( SAR) analog-to-digital converters (ADCs) are suggested as an alternative architecture for low-power ultrasound receiver integrated circuits. However, the sampling period of a high-speed SAR ADC is very short -less than a few nanoseconds. This results in the need of a very wide unity-gain bandwidth of the amplifier in the anti-aliasing filter (AAF), and it also causes more serious kick-back noise. In this paper, a single-channel analog front-end (AFE) with a RC filter for a high-speed SAR ADC is presented. The RC filter relaxes the bandwidth requirement of the amplifier in the AAF by 16% and reduces kick-back noise coming from the ADC input. The proposed AFE is fabricated in 0.18 mu m CMOS process. The design achieves 5.05nV/root Hz input-referred noise density and the voltage gain is controlled in the range of [-3.02, 30.6] dB in a linear- in- dB scale with 16 steps by a 4-bit digital code. Our AFE circuit consumes 30mA from a 1.8V supply.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [21] A low-power CMOS front-end for cuff-recorded nerve signals
    Nielsen, JH
    Bruun, E
    22ND NORCHIP CONFERENCE, PROCEEDINGS, 2004, : 24 - 27
  • [22] A low-power analog front-end amplifier for SiPM based radiation detectors
    Romer, Matthew
    Murray, Samuel
    Schmitz, Joseph
    Balkir, Sina
    Hoffman, Michael
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2023, 1048
  • [23] An Inverter-Based, CMOS, Low-Power Optical Receiver Front-End
    Zohoori, Soorena
    Dolatshahi, Mehdi
    Pourahmadi, Majid
    Hajisafari, Mahmoud
    FIBER AND INTEGRATED OPTICS, 2019, 38 (01) : 1 - 20
  • [24] High-speed and low-power CMOS priority encoders
    Wang, JS
    Huang, CH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (10) : 1511 - 1514
  • [25] CMOS comparators for high-speed and low-power applications
    Menendez, Eric R.
    Maduike, Dumezie K.
    Garg, Rajesh
    Khatri, Sunil P.
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 76 - +
  • [26] HIGH-SPEED LOW-POWER CMOS STATIC RAMS
    YASUI, T
    MASUHARA, T
    MINATO, O
    ELECTRONIC ENGINEERING, 1981, 53 (650): : 51 - &
  • [27] Low-power, high-speed CMOS VLSI design
    Kuroda, T
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 310 - 315
  • [28] Design of a Two-Step Low-Power and High-Speed CMOS Flash ADC Architecture
    Kumar, Sumit
    Ch, Nagesh
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [29] A High Performance SAR ADC for WLAN Analog Front End
    Lian, Pengfei
    Yi, Bo
    Wu, Bin
    Wang, Han
    Pu, Yilin
    GREEN ENERGY AND SUSTAINABLE DEVELOPMENT I, 2017, 1864
  • [30] ANALOG FRONT-END ARCHITECTURES FOR HIGH-SPEED PRML MAGNETIC READ CHANNELS
    PAI, PKD
    BREWSTER, AD
    ABIDI, AA
    IEEE TRANSACTIONS ON MAGNETICS, 1995, 31 (02) : 1103 - 1108