A CMOS Analog Front-End for Driving a High-Speed SAR ADC in Low-Power Ultrasound Imaging

被引:0
|
作者
Kim, Taehoon
Yang, Han
Shin, Sangmin
Lee, Hyongmin
Kim, Suhwan [1 ]
机构
[1] Seoul Natl Univ, Elect & Comp Engn, Seoul 151744, South Korea
关键词
Ultrasound imaging systems; analog front-end (AFE); low-noise amplifier (LNA); variable-gain amplifier (VGA); anti-aliasing filter (AAF); analog-to-digital converter (ADC); kickback noise;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent studies of ultrasound imaging systems, successive approximation register ( SAR) analog-to-digital converters (ADCs) are suggested as an alternative architecture for low-power ultrasound receiver integrated circuits. However, the sampling period of a high-speed SAR ADC is very short -less than a few nanoseconds. This results in the need of a very wide unity-gain bandwidth of the amplifier in the anti-aliasing filter (AAF), and it also causes more serious kick-back noise. In this paper, a single-channel analog front-end (AFE) with a RC filter for a high-speed SAR ADC is presented. The RC filter relaxes the bandwidth requirement of the amplifier in the AAF by 16% and reduces kick-back noise coming from the ADC input. The proposed AFE is fabricated in 0.18 mu m CMOS process. The design achieves 5.05nV/root Hz input-referred noise density and the voltage gain is controlled in the range of [-3.02, 30.6] dB in a linear- in- dB scale with 16 steps by a 4-bit digital code. Our AFE circuit consumes 30mA from a 1.8V supply.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [41] A Fully-Integrated Low-Power Analog Front-End for ZigBee Transmitter Applications
    Shi Zuochen
    Yang Yintang
    Li Di
    Liu Yang
    CHINESE JOURNAL OF ELECTRONICS, 2016, 25 (03) : 424 - 431
  • [42] DESIGN OF LOW POWER HIGH-SPEED SAR ADC-A REVIEW
    Devitha, P. S.
    George, Anuja
    PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 864 - 868
  • [43] A fully integrated low-power CMOS particle detector front-end for space applications
    Vandenbussche, J
    Leyn, F
    Van der Plas, G
    Gielen, G
    Sansen, W
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1998, 45 (04) : 2272 - 2278
  • [44] A Fully-Integrated Low-Power Analog Front-End for ZigBee Transmitter Applications
    SHI Zuochen
    YANG Yintang
    LI Di
    LIU Yang
    Chinese Journal of Electronics, 2016, 25 (03) : 424 - 431
  • [45] A High-Speed Low-Power Flash ADC with Continued Pipelined Gating in 28-nm CMOS
    Gao, Yu Miao
    Qiu, Lei
    Guo, Xin Yu
    Tong, Mei Song
    2020 IEEE MTT-S INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC AND MULTIPHYSICS MODELING AND OPTIMIZATION (NEMO 2020), 2020,
  • [46] Challenges in implementing high-speed, low-power ADCs in CMOS
    Kull, Lukas
    2015 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2015,
  • [47] HIGH-SPEED LOW-POWER CMOS STATIC RAMs.
    Yasui, Tokumasa
    Matsuhara, Toshiaki
    Minato, Osamu
    Hitachi Review, 1980, 29 (03): : 109 - 114
  • [48] A Low-power High-speed Comparator For Analog To Digital Converters
    Khorami, Ata
    Dastjerdi, Mahmood Baraani
    Ahmadi, Ali Fotowat
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
  • [49] Analysis and design of high-speed and low-power CMOS PLAs
    Wang, JS
    Chang, CR
    Yeh, CW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) : 1250 - 1262
  • [50] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894