High-speed and low-power CMOS priority encoders

被引:30
|
作者
Wang, JS [1 ]
Huang, CH [1 ]
机构
[1] Natl Chung Cheng Univ, Inst Elect Engn, Chiayi 621, Taiwan
关键词
Domino CMOS; priority encoder;
D O I
10.1109/4.871331
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of two high-performance priority encoders is presented. The key techniques for high speed are twofold. First, a multilevel look-ahead structure is developed to shorten the critical path effectively Second, this look-ahead structure is realized efficiently by the NP Domino CMOS logic, and all the dynamic gates have a parallel-connected circuit structure. For high speed and low power at the same time, the series-connected circuit structure is adopted in the less critical paths to reduce the switching activity, but such a design needs to cascade two n-type dynamic gates directly resulting in the race problem. A special circuit technique is utilized to rescue this problem. Several 32-bit priority encoders are designed to evaluate the feasibility of the proposed techniques. The best new design realizes a three-level look-ahead structure, and it achieves 65% speed improvement, 20% layout area reduction, and 30% power reduction simultaneously as compared to the conventional design [1] with a simple look-ahead structure.
引用
收藏
页码:1511 / 1514
页数:4
相关论文
共 50 条
  • [1] CMOS comparators for high-speed and low-power applications
    Menendez, Eric R.
    Maduike, Dumezie K.
    Garg, Rajesh
    Khatri, Sunil P.
    [J]. PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 76 - +
  • [2] Low-power, high-speed CMOS VLSI design
    Kuroda, T
    [J]. ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 310 - 315
  • [3] HIGH-SPEED LOW-POWER CMOS STATIC RAMS
    YASUI, T
    MASUHARA, T
    MINATO, O
    [J]. ELECTRONIC ENGINEERING, 1981, 53 (650): : 51 - &
  • [4] NEW HIGH-SPEED CMOS LOGIC - FASTER SPEED AND LOW-POWER
    CRAIG, S
    [J]. ELECTRONIC ENGINEERING, 1981, 53 (660): : 29 - &
  • [5] Challenges in implementing high-speed, low-power ADCs in CMOS
    Kull, Lukas
    [J]. 2015 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2015,
  • [6] Analysis and design of high-speed and low-power CMOS PLAs
    Wang, JS
    Chang, CR
    Yeh, CW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) : 1250 - 1262
  • [7] Special issue on low-power high-speed CMOS LSI technologies
    Yamada, J
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2000, E83C (02) : 129 - 130
  • [8] A robust high-speed and low-power CMOS current comparator circuit
    Chen, L
    Shi, BX
    Lu, C
    [J]. 2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 174 - 177
  • [9] A low-power high-speed 1-mb CMOS SRAM
    Tan, SH
    Loh, PY
    Sulaiman, MS
    [J]. DELTA 2006: THIRD IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, 2006, : 281 - +
  • [10] A Low-Power, High-Speed CMOS/CML 16:1 Serializer
    Fabian Tondo, Diego
    Rogelio Lopez, Ramiro
    [J]. 2009 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA 2009), 2009, : 81 - 86