High-speed and low-power CMOS priority encoders

被引:30
|
作者
Wang, JS [1 ]
Huang, CH [1 ]
机构
[1] Natl Chung Cheng Univ, Inst Elect Engn, Chiayi 621, Taiwan
关键词
Domino CMOS; priority encoder;
D O I
10.1109/4.871331
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of two high-performance priority encoders is presented. The key techniques for high speed are twofold. First, a multilevel look-ahead structure is developed to shorten the critical path effectively Second, this look-ahead structure is realized efficiently by the NP Domino CMOS logic, and all the dynamic gates have a parallel-connected circuit structure. For high speed and low power at the same time, the series-connected circuit structure is adopted in the less critical paths to reduce the switching activity, but such a design needs to cascade two n-type dynamic gates directly resulting in the race problem. A special circuit technique is utilized to rescue this problem. Several 32-bit priority encoders are designed to evaluate the feasibility of the proposed techniques. The best new design realizes a three-level look-ahead structure, and it achieves 65% speed improvement, 20% layout area reduction, and 30% power reduction simultaneously as compared to the conventional design [1] with a simple look-ahead structure.
引用
收藏
页码:1511 / 1514
页数:4
相关论文
共 50 条
  • [41] Low-Power High-Speed Communication with Short-Millimeter-Wave CMOS Transceivers
    Fujishima, Minoru
    [J]. 2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [42] New high-speed low-power current-mode CMOS sense amplifier
    Wang, SM
    Wu, CY
    [J]. JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2003, 26 (03) : 367 - 370
  • [43] CMOS-BIPOLAR PROCESS BUILDS HIGH-SPEED, LOW-POWER GATE ARRAY
    ANDREWS, W
    [J]. ELECTRONIC DESIGN, 1984, 32 (13) : 76 - &
  • [44] A Simple Low-Power High-Speed CMOS Four-Quadrant Current Multiplier
    Maryan, Mohammad Moradinezhad
    Azhari, Seyed Javad
    Hajipour, Mohammad Reza
    [J]. 2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 1471 - 1474
  • [45] 1.5V HIGH-SPEED LOW-POWER CMOS CURRENT SENSE AMPLIFIER
    YEO, KS
    ROFAIL, SS
    [J]. ELECTRONICS LETTERS, 1995, 31 (23) : 1991 - 1993
  • [46] HIGH-SPEED AND LOW-POWER N(+)-P(+) DOUBLE-GATE SOI CMOS
    SUZUKI, K
    TANAKA, T
    TOSAKA, Y
    HORIE, H
    SUGII, T
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (04) : 360 - 367
  • [47] An improved low-voltage low-power CMOS comparator to be used in high-speed pipeline ADCs
    Amaral, P
    Goes, J
    Paulino, N
    Steiger-Garçao, A
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 141 - 144
  • [48] A Low-Power High-Speed Charge-Steering Comparator for High-Speed Applications
    Hassan, Ali H.
    Aboudina, Mohamed M.
    Refky, Mohamed
    [J]. 2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [49] A LOW-POWER HIGH-SPEED 10-BIT CMOS-COMPATIBLE D/A CONVERTER
    SINGOR, HW
    SALAMA, CAT
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1991, 38 (03): : 322 - 326
  • [50] Variable supply-voltage scheme for low-power high-speed CMOS digital design
    Kuroda, T
    Suzuki, K
    Mita, S
    Fujita, T
    Yamane, F
    Sano, F
    Chiba, A
    Watanabe, Y
    Matsuda, K
    Maeda, T
    Sakurai, T
    Furuyama, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 454 - 462