A CMOS Analog Front-End for Driving a High-Speed SAR ADC in Low-Power Ultrasound Imaging

被引:0
|
作者
Kim, Taehoon
Yang, Han
Shin, Sangmin
Lee, Hyongmin
Kim, Suhwan [1 ]
机构
[1] Seoul Natl Univ, Elect & Comp Engn, Seoul 151744, South Korea
关键词
Ultrasound imaging systems; analog front-end (AFE); low-noise amplifier (LNA); variable-gain amplifier (VGA); anti-aliasing filter (AAF); analog-to-digital converter (ADC); kickback noise;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent studies of ultrasound imaging systems, successive approximation register ( SAR) analog-to-digital converters (ADCs) are suggested as an alternative architecture for low-power ultrasound receiver integrated circuits. However, the sampling period of a high-speed SAR ADC is very short -less than a few nanoseconds. This results in the need of a very wide unity-gain bandwidth of the amplifier in the anti-aliasing filter (AAF), and it also causes more serious kick-back noise. In this paper, a single-channel analog front-end (AFE) with a RC filter for a high-speed SAR ADC is presented. The RC filter relaxes the bandwidth requirement of the amplifier in the AAF by 16% and reduces kick-back noise coming from the ADC input. The proposed AFE is fabricated in 0.18 mu m CMOS process. The design achieves 5.05nV/root Hz input-referred noise density and the voltage gain is controlled in the range of [-3.02, 30.6] dB in a linear- in- dB scale with 16 steps by a 4-bit digital code. Our AFE circuit consumes 30mA from a 1.8V supply.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [1] Development of a low-power SAR ADC for analog front-end readout circuit of hydrophones
    Liu, K.
    Fang, S.
    Wang, Y.
    Huang, Z.
    25TH ANNUAL CONFERENCE & 14TH INTERNATIONAL CONFERENCE OF THE CHINESE SOCIETY OF MICRO-NANO TECHNOLOGY, CSMNT 2023, 2024, 2740
  • [2] Low-power CMOS analog front-end for wireless communication
    Taha, AA
    Abo-El-Soud, MA
    AbedRassoul, RA
    Farrag, AK
    2002 IEEE PROCEEDINGS OF THE NINETEENTH NATIONAL RADIO SCIENCE CONFERENCE, VOLS 1 AND 2, 2002, : 467 - 474
  • [3] High-Speed and Low-Power Logic for SAR ADC
    Xu, Daiguo
    Xu, Shiliu
    2017 17TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY (ICCT 2017), 2017, : 1166 - 1170
  • [4] Design Considerations for Low-Power Receiver Front-End in High-Speed Data Links
    Shekhar, S.
    Jaussi, J. E.
    O'Mahony, F.
    Mansuri, M.
    Casper, B.
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [5] Pipelining method for low-power and high-speed SAR ADC design
    Ziba Fazel
    Saeed Saeedi
    Mojtaba Atarodi
    Analog Integrated Circuits and Signal Processing, 2016, 87 : 353 - 368
  • [6] Pipelining method for low-power and high-speed SAR ADC design
    Fazel, Ziba
    Saeedi, Saeed
    Atarodi, Mojtaba
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 87 (03) : 353 - 368
  • [7] Assessment of a Low-Power 65 nm CMOS Technology for Analog Front-End Design
    Manghisoni, Massimo
    Gaioni, Luigi
    Ratti, Lodovico
    Re, Valerio
    Traversi, Gianluca
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 553 - 560
  • [8] A Low Power Analog Front-end for Ultrasound Receiver
    Yang, Chuanshi
    Tang, Kai
    Qiu, Lei
    Fang, Zhongyuan
    Zheng, Yuanjin
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 484 - 487
  • [9] AN EXPERIMENTAL 10 MHZ LOW-POWER CMOS ANALOG FRONT-END FOR PIXEL DETECTORS
    KRUMMENACHER, F
    ENZ, CC
    DECLERCQ, M
    VITTOZ, E
    CAMPBELL, M
    HEIJNE, EHM
    JARRON, P
    VIERTEL, G
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1990, 288 (01): : 176 - 179
  • [10] High-Speed CMOS Analog-to-Digital Converter for Front-End Receiver Applications
    Mariano, A.
    Goumballa, B.
    Dallet, D.
    Deval, Y.
    Begueret, J-B.
    SBCCI2007: 20TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, 2007, : 27 - 30