Postlayout optimization for synthesis of Domino circuits

被引:1
|
作者
Cao, Aiqun
Lu, Ruibing
Li, Chen
Koh, Cheng-Kok
机构
[1] Synopsys Inc, Mountain View, CA 94043 USA
[2] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
algorithms; design; Domino logic; synthesis; optimization;
D O I
10.1145/1179461.1179462
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Logic duplication, a commonly used synthesis technique to remove trapped inverters in reconvergent paths of Domino circuits, incurs high area and power penalties. In this article, we propose a synthesis scheme to reduce the duplication cost by allowing inverters in Domino logic under certain timing constraints for both simple and complex gates. Moreover, we can include the logic duplication minimization during technology mapping for synthesis of Domino circuits with complex gates. In order to guarantee the robustness of such Domino circuits, we perform the logic optimization as a postlayout step. Experimental results show significant reduction in duplication cost, which translates into significant improvements in area and power. As a byproduct, the timing performance is also improved owing to smaller layout area and/or logic depth.
引用
收藏
页码:797 / 821
页数:25
相关论文
共 50 条
  • [1] Design of domino logic circuits by an optimization method
    Seyedi, A. S.
    Rasouli, S. H.
    Amirabadi, A.
    Afzali-Kusha, A.
    Lucas, C.
    Forouzandeh, B.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 260 - +
  • [2] Post-layout logic optimization of domino circuits
    Cao, A
    Koh, CK
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 820 - 825
  • [3] Synthesis of CMOS domino circuits for charge sharing alleviation
    Cheng, CH
    Chang, SC
    Li, SD
    Jone, WB
    Wang, JS
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 387 - 390
  • [4] Phase assignment for synthesis of low-power domino circuits
    Patra, P
    Narayanan, U
    Kim, T
    ELECTRONICS LETTERS, 2001, 37 (13) : 814 - 816
  • [5] Minimum delay optimization for domino logic circuits - A coupling-aware approach
    Kim, KW
    Jung, SO
    Kim, T
    Kang, SM
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2003, 8 (02) : 203 - 213
  • [6] GasP control for domino circuits
    Ebergen, J
    Gainsley, J
    Lexau, J
    Sutherland, I
    11TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2005, : 12 - 22
  • [7] Synthesis and optimization of combinational interface circuits
    Chung, KS
    Gupta, RK
    Kim, T
    Liu, CL
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (03): : 243 - 261
  • [8] Synthesis and Optimization of Combinational Interface Circuits
    Ki-Seok Chung
    Rajesh K. Gupta
    Taewhan Kim
    C.L. Liu
    Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 243 - 261
  • [9] Post-layout logic duplication for synthesis of domino circuits with complex gates
    Cao, Aiqun
    Lu, Ruibing
    Koh, Cheng-Kok
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 260 - 265
  • [10] Power Optimization in Domino Circuits Using Current Mirror Based Leakage Compensating Keeper
    Karthikeyan, P.
    Saravanan, R.
    Saravanan, N.
    ADVANCEMENTS IN AUTOMATION AND CONTROL TECHNOLOGIES, 2014, 573 : 169 - +