Postlayout optimization for synthesis of Domino circuits

被引:1
|
作者
Cao, Aiqun
Lu, Ruibing
Li, Chen
Koh, Cheng-Kok
机构
[1] Synopsys Inc, Mountain View, CA 94043 USA
[2] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
algorithms; design; Domino logic; synthesis; optimization;
D O I
10.1145/1179461.1179462
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Logic duplication, a commonly used synthesis technique to remove trapped inverters in reconvergent paths of Domino circuits, incurs high area and power penalties. In this article, we propose a synthesis scheme to reduce the duplication cost by allowing inverters in Domino logic under certain timing constraints for both simple and complex gates. Moreover, we can include the logic duplication minimization during technology mapping for synthesis of Domino circuits with complex gates. In order to guarantee the robustness of such Domino circuits, we perform the logic optimization as a postlayout step. Experimental results show significant reduction in duplication cost, which translates into significant improvements in area and power. As a byproduct, the timing performance is also improved owing to smaller layout area and/or logic depth.
引用
收藏
页码:797 / 821
页数:25
相关论文
共 50 条
  • [41] Charge-sharing alleviation and detection for CMOS domino circuits
    Chang, SC
    Cheng, CH
    Jone, WB
    Lee, SD
    Wang, JS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (02) : 266 - 280
  • [42] DYNAMIC LATCH FOR HIGH-SPEED GAAS DOMINO CIRCUITS
    NARY, KR
    LONG, SI
    ELECTRONICS LETTERS, 1992, 28 (01) : 36 - 37
  • [43] DOIND: a technique for leakage reduction in nanoscale domino logic circuits
    Ambika Prasad Shah
    Vaibhav Neema
    Shreeniwas Daulatabad
    Journal of Semiconductors, 2016, (05) : 73 - 81
  • [44] Switch-level delay test of domino logic circuits
    Natarajan, S
    Gupta, SK
    Breuer, MA
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 367 - 376
  • [45] Statistical modeling of crosstalk noise in domino CMOS logic circuits
    Sharma, Vipin
    Al-Assadi, Waleed K.
    ADVANCES AND INNOVATIONS IN SYSTEMS, COMPUTING SCIENCES AND SOFTWARE ENGINEERING, 2007, : 469 - 474
  • [46] A Survey on Leakage Control Techniques in Wide-OR Domino Circuits
    Asgari, Farhad Haj Ali
    Ahmadi, Majid
    Wu, Jonathan
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 459 - 462
  • [47] Comparative analysis of various Domino logic circuits for better performance
    Thakur, Ravikant
    Dadoria, Ajay Kumar
    Gupta, Tarun Kumar
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRONICS, COMPUTERS AND COMMUNICATIONS (ICAECC), 2014,
  • [48] Verification of delayed-reset domino circuits using ATACS
    Belluomini, W
    Myers, CJ
    Hofstee, HP
    FIFTH INTERNATIONAL SYMPOSIUM ON ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - PROCEEDINGS, 1999, : 3 - 12
  • [49] Performance Comparison for FinFET Nanoscale Static and Domino Logic Circuits
    Riaz, Anjum
    Sharma, Vijay Kumar
    INTERNATIONAL JOURNAL OF NANOSCIENCE, 2022, 21 (02)
  • [50] DOIND: a technique for leakage reduction in nanoscale domino logic circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (05)