Minimum delay optimization for domino logic circuits - A coupling-aware approach

被引:0
|
作者
Kim, KW [1 ]
Jung, SO
Kim, T
Kang, SM
机构
[1] SiPackets Inc, Santa Clara, CA 95054 USA
[2] T RAM Inc, San Jose, CA 95134 USA
[3] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
[4] Univ Calif Santa Cruz, Sch Engn, Santa Cruz, CA 95064 USA
关键词
algorithms; performance; logic synthesis; coupling; domino logic; delay minimization;
D O I
10.1145/762488.762491
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Minimum delay associated with the hold time requirement is of concern to circuit designers, since race-through hazards are inherent in any multiple clock organization or clock distribution tree irrespective of clock frequency. The monotonic property of domino logic aggravates the min-delay path failure through coupling-induced speedup. To tackle the min-delay problem for domino logic, we propose a min-delay optimization algorithm considering coupling effects. Experimental results indicate that our algorithm yields a significant increase of min-delay without incurring max-delay violation.
引用
收藏
页码:203 / 213
页数:11
相关论文
共 50 条
  • [1] Coupling-aware minimum delay optimisation for domino logic circuits
    Kim, KW
    Jung, SO
    Kim, T
    Kang, SM
    ELECTRONICS LETTERS, 2001, 37 (13) : 813 - 814
  • [2] Design of domino logic circuits by an optimization method
    Seyedi, A. S.
    Rasouli, S. H.
    Amirabadi, A.
    Afzali-Kusha, A.
    Lucas, C.
    Forouzandeh, B.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 260 - +
  • [3] PVT Variations Aware Low Leakage DOIND Approach For Nanoscale Domino Logic Circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    2015 IEEE POWER, COMMUNICATION AND INFORMATION TECHNOLOGY CONFERENCE (PCITC-2015), 2015, : 529 - 534
  • [4] Interconnect coupling-aware driver modeling in static noise analysis for nanometer circuits
    Bai, XL
    Chandra, R
    Dey, S
    Srinivas, PV
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (08) : 1256 - 1263
  • [5] RLC coupling-aware simulation and on-chip bus encoding for delay reduction
    Tu, Shang-Wei
    Chang, Yao-Wen
    Jou, Jing-Yang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 2258 - 2264
  • [6] Pessimism Reduction in Coupling-Aware Static Timing Analysis Using Timing and Logic Filtering
    Das, Debasish
    Killpack, Kip
    Kashyap, Chandramouli
    Jas, Abhijit
    Zhou, Hai
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (03) : 466 - 478
  • [7] Switch-level delay test of domino logic circuits
    Natarajan, S
    Gupta, SK
    Breuer, MA
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 367 - 376
  • [8] Post-layout logic optimization of domino circuits
    Cao, A
    Koh, CK
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 820 - 825
  • [9] RLC coupling-aware simulation for on-chip buses and their encoding for delay reduction
    Tu, SW
    Jou, JY
    Chang, YW
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4134 - 4137
  • [10] An optimization method for NBTI-aware design of domino logic circuits in nano-scale CMOS
    Kaffashian, Masaoud Houshmand
    Lotfi, Reza
    Mafinezhadand, Khalil
    Mahmoodi, Hamid
    IEICE ELECTRONICS EXPRESS, 2011, 8 (17): : 1406 - 1411