Minimum delay optimization for domino logic circuits - A coupling-aware approach

被引:0
|
作者
Kim, KW [1 ]
Jung, SO
Kim, T
Kang, SM
机构
[1] SiPackets Inc, Santa Clara, CA 95054 USA
[2] T RAM Inc, San Jose, CA 95134 USA
[3] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
[4] Univ Calif Santa Cruz, Sch Engn, Santa Cruz, CA 95064 USA
关键词
algorithms; performance; logic synthesis; coupling; domino logic; delay minimization;
D O I
10.1145/762488.762491
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Minimum delay associated with the hold time requirement is of concern to circuit designers, since race-through hazards are inherent in any multiple clock organization or clock distribution tree irrespective of clock frequency. The monotonic property of domino logic aggravates the min-delay path failure through coupling-induced speedup. To tackle the min-delay problem for domino logic, we propose a min-delay optimization algorithm considering coupling effects. Experimental results indicate that our algorithm yields a significant increase of min-delay without incurring max-delay violation.
引用
收藏
页码:203 / 213
页数:11
相关论文
共 50 条
  • [21] A Novel Leakage Reduction DOIND Approach For Nanoscale Domino Logic Circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    2015 EIGHTH INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING (IC3), 2015, : 434 - 438
  • [22] INDIDO: A novel low-power approach for domino logic circuits
    Mushtaq, Umayia
    Akram, Md Waseem
    Prasad, Dinesh
    Islam, Aminul
    PHYSICA SCRIPTA, 2024, 99 (07)
  • [23] A Simple Circuit Approach to Reduce Delay Variations in Domino Logic Gates
    Palumbo, Gaetano
    Pennisi, Melita
    Alioto, Massimo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (10) : 2292 - 2300
  • [24] Effect of Process, Voltage and Temperature Variation in DYNOC Approach for Domino Logic Circuits
    Jain, Shani
    Neema, Vaibhav
    Singh, Praveen
    Shah, Ambika Prasad
    SMART TRENDS IN INFORMATION TECHNOLOGY AND COMPUTER COMMUNICATIONS, SMARTCOM 2016, 2016, 628 : 831 - 839
  • [25] An optimization method for NBTI-aware design of domino logic circuits in nano-scale CMOS (vol 8, pg 1406, 2011)
    Kaffashian, Masaoud Houshmand
    Lotfi, Reza
    Mafinezhad, Khalil
    Mahmoodi, Hamid
    IEICE ELECTRONICS EXPRESS, 2011, 8 (19): : 1640 - 1640
  • [26] Simultaneous delay optimization and depth reduction in logic trees with minimum resources
    Balasubramanian, Padmanabhan
    Prathibha, P.
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 379 - 382
  • [27] Simultaneous delay optimization and depth reduction in logic trees with minimum resources
    Balasubramanian, Padmanabhan
    Prathibha, P.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 36 - +
  • [28] EDOA: an efficient delay optimization approach for mixed-polarity Reed-Muller logic circuits under the unit delay model
    He, Zhenxue
    Xiao, Limin
    Gu, Fei
    Ruan, Li
    Huo, Zhisheng
    Li, Mingzhe
    Zhu, Mingfa
    Zhang, Longbing
    Liu, Rui
    Wang, Xiang
    FRONTIERS OF COMPUTER SCIENCE, 2019, 13 (05) : 1102 - 1115
  • [29] EDOA: an efficient delay optimization approach for mixed-polarity Reed-Muller logic circuits under the unit delay model
    Zhenxue He
    Limin Xiao
    Fei Gu
    Li Ruan
    Zhisheng Huo
    Mingzhe Li
    Mingfa Zhu
    Longbing Zhang
    Rui Liu
    Xiang Wang
    Frontiers of Computer Science, 2019, 13 : 1102 - 1115
  • [30] Layout-aware Delay Variation Optimization for CNTFET-based Circuits
    Beste, Matthias
    Kiamehr, Saman
    Tahoori, Mehdi B.
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 393 - 398