Minimum delay optimization for domino logic circuits - A coupling-aware approach

被引:0
|
作者
Kim, KW [1 ]
Jung, SO
Kim, T
Kang, SM
机构
[1] SiPackets Inc, Santa Clara, CA 95054 USA
[2] T RAM Inc, San Jose, CA 95134 USA
[3] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
[4] Univ Calif Santa Cruz, Sch Engn, Santa Cruz, CA 95064 USA
关键词
algorithms; performance; logic synthesis; coupling; domino logic; delay minimization;
D O I
10.1145/762488.762491
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Minimum delay associated with the hold time requirement is of concern to circuit designers, since race-through hazards are inherent in any multiple clock organization or clock distribution tree irrespective of clock frequency. The monotonic property of domino logic aggravates the min-delay path failure through coupling-induced speedup. To tackle the min-delay problem for domino logic, we propose a min-delay optimization algorithm considering coupling effects. Experimental results indicate that our algorithm yields a significant increase of min-delay without incurring max-delay violation.
引用
收藏
页码:203 / 213
页数:11
相关论文
共 50 条
  • [31] Delay optimization of CMOS logic circuits using closed-form expressions
    Shams, Maitham
    Elmasry, Mohamed I.
    Proceedings - IEEE International Conference on Computer Design: VLSI in Computers and Processors, 1999, : 563 - 568
  • [32] Comparative Analysis of DOIND Approach With and Without Body Biasing For Leakage Reduction in Domino Logic Circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC), 2015, : 179 - 183
  • [33] LOGIC APPROACH TO TIME-DELAY USES ONLY INTEGRATED-CIRCUITS
    CARROLL, JJ
    ELECTRONICS, 1972, 45 (12): : 120 - &
  • [34] π-Helicenes Truncated to a Minimum: Access Through a Domino Approach Involving Multiple Carbopalladations and a Stille Coupling
    Milde, Bastian
    Leibeling, Markus
    Pawliczek, Martin
    Grunenberg, Joerg
    Jones, Peter G.
    Werz, Daniel B.
    ANGEWANDTE CHEMIE-INTERNATIONAL EDITION, 2015, 54 (04) : 1331 - 1335
  • [35] ONOFIC Pull-Up Approach in Domino Logic Circuits Using FinFET for Subthreshold Leakage Reduction
    Magraiya, Vijay Kumar
    Gupta, Tarun Kumar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (06) : 2564 - 2587
  • [36] Delay optimization and energy estimation in CMOS differential cascade voltage switch logic circuits
    Shams, M
    Elmasry, M
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 65 - 68
  • [37] ONOFIC Pull-Up Approach in Domino Logic Circuits Using FinFET for Subthreshold Leakage Reduction
    Vijay Kumar Magraiya
    Tarun Kumar Gupta
    Circuits, Systems, and Signal Processing, 2019, 38 : 2564 - 2587
  • [38] Novel NBTI Aware Approach for Low Power FinFET Based Wide Fan-In Domino Logic
    Mahor, Vikas
    Pattanaik, Manisha
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (02) : 225 - 235
  • [39] Design of combinational logic circuits through an evolutionary multiobjective optimization approach
    Coello, CAC
    Aguirre, AH
    AI EDAM-ARTIFICIAL INTELLIGENCE FOR ENGINEERING DESIGN ANALYSIS AND MANUFACTURING, 2002, 16 (01): : 39 - 53
  • [40] A Temperature-aware Synthesis Approach for Simultaneous Delay and Leakage Optimization
    Conos, Nathaniel A.
    Potkonjak, Miodrag
    2013 IEEE 31ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2013, : 316 - 321