RLC coupling-aware simulation for on-chip buses and their encoding for delay reduction

被引:0
|
作者
Tu, SW [1 ]
Jou, JY [1 ]
Chang, YW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept EE, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Inductance effects of on-chip interconnects have become more and more significant in today's high-speed digital circuits, especially for global interconnects such as signal buses. However, most existing works consider only RC effects, e.g., the worst-case switching pattern resulting from coupling capacitance, to develop their encoding schemes to reduce bus delay. In this paper, we first show that the worst-case switching patterns that incur the largest bus delay are quite different while considering RC and RLC effects. ne finding implies that existing encoding schemes based on the RC model might not improve or even worsen the bus delay when inductance effects become dominant. We then propose a bus-invert method to reduce the worst-case on-chip bus delay with the dominance of the inductance coupling effect. Simulation results show that our encoding method can significantly reduce the worst coupling delay of a bus.
引用
收藏
页码:4134 / 4137
页数:4
相关论文
共 50 条
  • [1] RLC coupling-aware simulation and on-chip bus encoding for delay reduction
    Tu, Shang-Wei
    Chang, Yao-Wen
    Jou, Jing-Yang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 2258 - 2264
  • [2] Joint Coding for RLC Coupling-Aware On-Chip Buses
    Rahaman, Md. Sajjad
    Chowdhury, Masud H.
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 674 - 677
  • [3] Hybrid bus-invert coding for RLC coupling-aware on-chip buses
    Rahaman, Md. Sajjad
    Chowdhury, Masud H.
    2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 1108 - 1111
  • [4] Temporal Redundancy Based Encoding Technique for Peak Power and Delay Reduction of On-Chip Buses
    Najeeb, K.
    Gupta, Vishal
    Kamakoti, V.
    Mutyam, Madhu
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (03) : 425 - 436
  • [5] Low power coupling-based encoding for on-chip buses
    Ghoneima, M
    Ismail, Y
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 325 - 328
  • [6] Optimization of Delay and Energy in On-Chip Buses using Bus Encoding Technique
    Singha, Souvik
    Mahanti, G.K.
    1600, American Scientific Publishers (01): : 7 - 12
  • [7] Low power encoding for coupled on-chip buses
    Ghoneima, M
    Ismail, Y
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 552 - 555
  • [8] Design and analysis of spatial encoding circuits for peak power reduction in on-chip buses
    Kaul, H
    Sylvester, D
    Anders, MA
    Krishnamurthy, RK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (11) : 1225 - 1238
  • [9] RLC effects on worst-case switching pattern for on-chip buses
    Tu, SW
    Jou, JY
    Chang, YW
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 945 - 948
  • [10] Coupling-aware minimum delay optimisation for domino logic circuits
    Kim, KW
    Jung, SO
    Kim, T
    Kang, SM
    ELECTRONICS LETTERS, 2001, 37 (13) : 813 - 814