RLC coupling-aware simulation for on-chip buses and their encoding for delay reduction

被引:0
|
作者
Tu, SW [1 ]
Jou, JY [1 ]
Chang, YW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept EE, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Inductance effects of on-chip interconnects have become more and more significant in today's high-speed digital circuits, especially for global interconnects such as signal buses. However, most existing works consider only RC effects, e.g., the worst-case switching pattern resulting from coupling capacitance, to develop their encoding schemes to reduce bus delay. In this paper, we first show that the worst-case switching patterns that incur the largest bus delay are quite different while considering RC and RLC effects. ne finding implies that existing encoding schemes based on the RC model might not improve or even worsen the bus delay when inductance effects become dominant. We then propose a bus-invert method to reduce the worst-case on-chip bus delay with the dominance of the inductance coupling effect. Simulation results show that our encoding method can significantly reduce the worst coupling delay of a bus.
引用
收藏
页码:4134 / 4137
页数:4
相关论文
共 50 条
  • [31] Dual low-power and crosstalk immune encoding scheme for on-chip data buses
    Khan, Z
    Erdogan, AT
    Arslan, T
    ELECTRONICS LETTERS, 2003, 39 (20) : 1436 - 1437
  • [32] Utilizing the effect of relative delay on energy dissipation in low-power on-chip buses
    Ghoneima, M
    Ismail, YI
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (12) : 1348 - 1359
  • [33] Survey over On-Chip Buses for VLSI Architecture with Optimized Delay for Multiprocessor System Design
    Subathradevi, S.
    Vennila, C.
    2015 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2015, : 372 - 375
  • [34] On-chip bus encoding for LC cross-talk reduction
    Huang, JS
    Tu, SW
    Jou, JY
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 233 - 236
  • [35] Crosstalk Aware Coupled Line Delay Tree Construction for On-chip Interconnects
    Samanta, Tuhina
    Khatun, Sanoara
    Rahaman, Hafizur
    Dasgupta, Parthasarathi
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 353 - 358
  • [36] A closed-form delay formula for on-chip RLC interconnects in current-mode signaling
    Zhou, MC
    Liu, WT
    Sivaprakasam, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1082 - 1085
  • [37] TSV-to-TSV Inductive Coupling-Aware Coding Scheme for 3D Network-on-Chip
    Eghbal, Ashlcan
    Yaghini, Pooria M.
    Yazdi, Siavash S.
    Bagherzadeh, Nader
    PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, : 92 - 97
  • [38] Data Correlation Aware Serial Encoding for Low Switching Power On-Chip Communication
    Ghosh, Somrita
    Ghosal, Prasun
    Das, Nabanita
    Mohanty, Saraju P.
    Okobiah, Oghenekarho
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 125 - 130
  • [39] Design and Implementation of Efficient CODECs for On-Chip Buses to reduce both Crosstalk Delay and Power Dissipation
    Rao, J. Venkateswara
    Rao, P. Sudhakara
    2012 NATIONAL CONFERENCE ON COMPUTING AND COMMUNICATION SYSTEMS (NCCCS), 2012, : 312 - 316
  • [40] Novel Cross-Transition Elimination Technique Improving Delay and Power Consumption for On-Chip Buses
    Courtay, Antoine
    Laurent, Johann
    Sentieys, Olivier
    Julien, Nathalie
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 359 - +