A closed-form delay formula for on-chip RLC interconnects in current-mode signaling

被引:0
|
作者
Zhou, MC [1 ]
Liu, WT [1 ]
Sivaprakasam, M [1 ]
机构
[1] Univ Calif Santa Cruz, Dept Elect Engn, Santa Cruz, CA 95064 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Current-mode signaling significantly increases the bandwidth of on-chip interconnects compared to voltage mode signaling and reduces the overall propagation delay. A delay formula (line and load delay) for current mode is necessary for estimation of delay and bandwidth for VLSI systems. The inductance effect of interconnects is more dominant in sub-micron technology. So a RC approximation results in significant error in delay estimation. This paper presents a closed-form delay formula for on-chip RLC interconnects for current mode signaling. The delay formula reported herein is derived based on the modified nodal analysis (MNA) formulation and an equivalent lumped model representation of inductance effects. Compared to computationally intensive methods, this method results in a simple yet accurate expression by 'absorbing' the inductance into the RC model. The formula is verified via HSPICE simulations and is 5% accuracy over a wide range of interconnect parameters. The accuracy of the expression under different ranges of parameters is discussed, enabling this to be used as design tool.
引用
收藏
页码:1082 / 1085
页数:4
相关论文
共 50 条
  • [1] Energy delay optimization methodology for current-mode signaling for on-chip interconnects
    Irfansyah, Astria Nur
    Lehmann, Torsten
    Nooshabadi, Saeid
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 147 - +
  • [2] Closed-Form Delay and Crosstalk Models for RLC On-Chip Interconnects Using a Matrix Rational Approximation
    Roy, Sourajeet
    Dounavis, Anestis
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (10) : 1481 - 1492
  • [3] Closed-form expressions of distributed RLC interconnects for analysis of on-chip inductance effects
    Tanji, Y
    Asai, H
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 810 - 813
  • [4] A Closed-form Delay Estimation Model for Current-mode High Speed VLSI Interconnects
    Kavicharan, M.
    Murthy, N. S.
    Rao, N. Bheema
    2013 INTERNATIONAL CONFERENCE ON TECHNOLOGICAL ADVANCES IN ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (TAEECE), 2013, : 502 - 506
  • [5] A Variation Tolerant Current-Mode Signaling Scheme for On-Chip Interconnects
    Dave, Marshnil
    Jain, Mahavir
    Baghini, Maryam Shojaei
    Sharma, Dinesh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (02) : 342 - 353
  • [6] High speed current-mode signaling circuits for on-chip interconnects
    Katoch, A
    Veendrick, H
    Seevinck, E
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4138 - 4141
  • [7] Energy Optimization for Current-mode Signaling in High-Speed On-Chip Interconnects
    Irfansyah, Astria Nur
    Lehmann, Torsten
    Nooshabadi, Saeid
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 1306 - 1311
  • [8] Differential current-mode signaling for robust and power efficient on-chip global interconnects
    Zhang, L
    Wilson, J
    Bashirullah, R
    Franzon, P
    Electrical Performance of Electronic Packaging, 2004, : 315 - 318
  • [9] Current-Mode Triline Transceiver for Coded Differential Signaling Across On-Chip Global Interconnects
    Wary, Nijwm
    Mandal, Pradip
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (09) : 2575 - 2587
  • [10] Current-Mode Simultaneous Bidirectional Transceiver for On-Chip Global Interconnects
    Wary, Nijwm
    Mandal, Pradip
    PROCEEDINGS OF THE SIXTH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ASQED 2015, 2015, : 19 - 24