RLC coupling-aware simulation for on-chip buses and their encoding for delay reduction

被引:0
|
作者
Tu, SW [1 ]
Jou, JY [1 ]
Chang, YW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept EE, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Inductance effects of on-chip interconnects have become more and more significant in today's high-speed digital circuits, especially for global interconnects such as signal buses. However, most existing works consider only RC effects, e.g., the worst-case switching pattern resulting from coupling capacitance, to develop their encoding schemes to reduce bus delay. In this paper, we first show that the worst-case switching patterns that incur the largest bus delay are quite different while considering RC and RLC effects. ne finding implies that existing encoding schemes based on the RC model might not improve or even worsen the bus delay when inductance effects become dominant. We then propose a bus-invert method to reduce the worst-case on-chip bus delay with the dominance of the inductance coupling effect. Simulation results show that our encoding method can significantly reduce the worst coupling delay of a bus.
引用
收藏
页码:4134 / 4137
页数:4
相关论文
共 50 条
  • [41] Closed-Form Delay and Crosstalk Models for RLC On-Chip Interconnects Using a Matrix Rational Approximation
    Roy, Sourajeet
    Dounavis, Anestis
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (10) : 1481 - 1492
  • [42] Misalignment-Aware Delay Modeling of Narrow On-chip Interconnects Considering Variability
    Najafi, Amir
    Bamberg, Lennart
    Najafi, Ardalan
    Garcia-Ortiz, Alberto
    2018 7TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2018,
  • [43] Evaluation and reduction of simulation error of chip-to-chip signal delay
    Ohshima, T
    Nonaka, J
    Yamada, I
    Ohno, T
    Isozaki, T
    Hachiya, K
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2004, : 163 - 166
  • [44] Time-delay estimation: Two comparative models for distributed on-chip RLC interconnects under ramp excitation
    Coulibaly, L. M.
    Kadim, H. J.
    Norchip 2005, Proceedings, 2005, : 245 - 248
  • [45] AREA OVERHEAD REDUCTION FOR SMALL-DELAY DEFECT DETECTION USING ON-CHIP DELAY MEASUREMENT
    Zhang, Wenpo
    Namba, Kazuteru
    Ito, Hideo
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [46] Skewing-based method for reduction of functional crosstalk and power supply noise caused by on-chip buses
    Tuuna, S.
    Isoaho, J.
    Tenhunen, H.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (02): : 114 - 124
  • [47] Scan Shift Time Reduction Using Test Compaction for On-Chip Delay Measurement
    Zhang, Wenpo
    Namba, Kazuteru
    Ito, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2014, E97D (03): : 533 - 540
  • [48] Adaptive Bus Encoding for Transition Reduction on Off-Chip Buses With Dynamically Varying Switching Characteristics
    Sarkar, Sumantra
    Biswas, Ayan
    Dhar, Anindya Sundar
    Rao, Rahul M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (11) : 3057 - 3066
  • [49] Validation of a full-chip simulation model for supply noise and delay dependence on average voltage drop with on-chip delay measurement
    Ogasahara, Yasuhiro
    Enami, Takashi
    Hashimoto, Masanori
    Sato, Takashi
    Onoye, Takao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (10) : 868 - 872
  • [50] Delay Optimization of Center Network Cache and Performance Simulation of On-chip Network Communication
    Zhu, Huan
    Le, Zhiqiang
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON AUTOMATION, MECHANICAL CONTROL AND COMPUTATIONAL ENGINEERING, 2015, 124 : 876 - 881