A 6-bit 220-MS/s Time-Interleaving SAR ADC in 0.18-μm Digital CMOS Process

被引:8
|
作者
Liu, Chun-Cheng [1 ]
Huang, Yi-Ting [1 ]
Huang, Guan-Ying [1 ]
Chang, Soon-Jyh [1 ]
Huang, Chung-Ming [2 ]
Huang, Chih-Haur [2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, 1 Univ Rd, Tainan 70101, Taiwan
[2] Himax Technol Inc, Tainan, Taiwan
关键词
D O I
10.1109/VDAT.2009.5158133
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports a 6-bit 220-MS/s time-interleaving successive approximation register analog-to-digital converter (SAR ADC) for low-power low-cost CMOS integrated systems. The major concept of the design is based on the proposed set-and-down capacitor switching method in the DAC capacitor array. Compared to the conventional switching method, the average switching energy is reduced about 81%. At 220-MS/s sampling rate, the measured SNDR and SFDR are 32.62 dB and 48.96 dB respectively. The resultant ENOB is 5.13 bits. The total power consumption is 6.8 mW. Fabricated in TSMC 0.18-mu m 1P5M Digital CMOS technology, the ADC only occupies 0.032 mm(2) active area.
引用
收藏
页码:215 / +
页数:2
相关论文
共 50 条
  • [31] A 2 GS/s, 6-bit DAC for UWB Applications In 0.18 μm CMOS Technology
    Zhang, Yi
    Liu, Zhonghua
    Zhang, Changchun
    Guo, Yufeng
    Zhang, Ying
    Li, Xiaopeng
    Zhang, Youtao
    Gao, Hao
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (06) : 517 - 526
  • [32] A cost-efficient high-speed 12-bit pipeline ADC in 0.18-μm digital CMOS
    Andersen, TN
    Hernes, B
    Briskemyr, A
    Telsto, F
    Bjornsen, J
    Bonnerud, TE
    Moldsvor, O
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (07) : 1506 - 1513
  • [33] An Embedded 14-Bit 800MS/s DAC for Direct Digital Frequency Synthesizer in 0.18-μm CMOS
    Wan, Shuqin
    Chen, Zhenhai
    Yu, Zongguang
    2009 INTERNATIONAL CONFERENCE ON APPLIED SUPERCONDUCTIVITY AND ELECTROMAGNETIC DEVICES, 2009, : 97 - +
  • [34] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator
    Han Xue
    Fan Hua
    Wei Qi
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [35] A 3.03 μW 10-BIT 200 KS/s SAR ADC IN 0.18 μM CMOS
    Zhu, Zhangming
    Xiao, Yu
    Liang, Liang
    Liu, Lianxi
    Yang, Yintang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (04)
  • [36] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator
    韩雪
    樊华
    魏琦
    杨华中
    Journal of Semiconductors, 2013, 34 (08) : 120 - 126
  • [37] A 1.8-v 6-bit flash ADC with rail-to-rail input range in 0.18μm CMOS
    Yao, LB
    Steyaert, M
    Sansen, W
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 677 - 680
  • [38] An asynchronous 12-bit 50 MS/s rail-to-rail Pipeline-SAR ADC in 0.18 μm CMOS
    Guo, Wei
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2016, 52 : 23 - 30
  • [39] A 1.8V 9bit 10MS/s SAR ADC in 0.18μm CMOS for bioimpedance analysis
    Santana, Daniele
    Hernandez, Hugo
    Van Noije, Wilhelmus
    2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, : 53 - 56
  • [40] A CMOS two-way time interleaved 12-bit SAR ADC with 6-bit MSBs sharing technique
    Lee, Ho-Yong
    Shim, Min-Soo
    Lee, Jongwhan
    Bae, Byung Seong
    Yoon, Kwang Sub
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 103 (02) : 337 - 343