A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator

被引:0
|
作者
韩雪
樊华
魏琦
杨华中
机构
[1] DivisionofCircuitsandSystems,DepartmentofElectronicEngineering,TsinghuaUniversity
关键词
D O I
暂无
中图分类号
学科分类号
摘要
<正>This paper presents a 6-bit 20-MS/s high spurious-free dynamic range(SFDR) and low power successive approximation register analog to digital converter(SAR ADC) for the radio-frequency(RF) transceiver frontend, especially for wireless sensor network(WSN) applications.This ADC adopts the modified common-centroid symmetry layout and the successive approximation register reset circuit to improve the linearity and dynamic range. Prototyped in a 0.18-μm 1P6M CMOS technology,the ADC performs a peak SFDR of 55.32 dB and effective number of bits(ENOB) of 5.1 bit for 10 MS/s.At the sample rate of 20 MS/s and the Nyquist input frequency,the 47.39-dB SFDR and 4.6-ENOB are achieved.The differential nonlinearity(DNL) is less than 0.83 LSB and the integral nonlinearity(INL) is less than 0.82 LSB.The experimental results indicate that this SAR ADC consumes a total of 522μW power and occupies 0.98 mm2.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator
    韩雪
    樊华
    魏琦
    杨华中
    [J]. Journal of Semiconductors, 2013, (08) : 120 - 126
  • [2] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator
    Han Xue
    Fan Hua
    Wei Qi
    Yang Huazhong
    [J]. JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [3] A 6-bit 4 MS/s, VCM-based sub-radix-2 SAR ADC with inverter type comparator
    Rikan, Behnam Samadpoor
    Lee, DongSoo
    Lee, Kang-Yoon
    [J]. MICROELECTRONICS JOURNAL, 2017, 62 : 120 - 125
  • [4] A Time-Domain Comparator Based Skipping-Window SAR ADC
    Xie, Liangbo
    Ren, Yan
    Zhou, Mu
    Yang, Xiaolong
    Huang, Zhengwen
    [J]. CMC-COMPUTERS MATERIALS & CONTINUA, 2021, 69 (02): : 1597 - 1609
  • [5] A 12-bit 20-MS/s SAR ADC with Improved Internal Clock Generator and SAR Controller
    Li, Xuan
    Huang, Shuo
    Zhou, Jianjun
    Li, Xiaoyong
    [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [6] A 0.5 V 10-bit SAR ADC with offset calibrated time-domain comparator
    Wang, Yadong
    Zhan, Yi
    Qiao, Shushan
    Hu, Xiaoyu
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 178
  • [7] A 6-GS/s 6-bit Time Interleaved SAR-ADC
    Huang, Hao
    Groezing, Markus
    Digel, Johannes
    Ferenci, Damir
    Lang, Felix
    Berroth, Manfred
    [J]. 2013 8TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2013, : 37 - 40
  • [8] A 10-bit 100MS/s Subrange SAR ADC with Time-Domain Quantization
    Du, Ling
    Wu, Shuangyi
    Jiang, Min
    Ning, Ning
    Yu, Qi
    Liu, Yang
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 301 - 304
  • [9] An 8-bit 20-MS/s ZCBC Time-Domain Analog-to-Digital Data Converter
    Wang, I-Hsin
    Lee, Hwei-Yu
    Liu, Shen-Iuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (07) : 545 - 549
  • [10] A 12-Bit 20-kS/s 640-nW SAR ADC With a VCDL-Based Open-Loop Time-Domain Comparator
    Zhou, Xiaochuan
    Gui, Xiaoyan
    Gusev, Marjan
    Ackovska, Nevena
    Zhang, Yanlong
    Geng, Li
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (02) : 359 - 363