A 6-bit 4 MS/s, VCM-based sub-radix-2 SAR ADC with inverter type comparator

被引:11
|
作者
Rikan, Behnam Samadpoor [1 ]
Lee, DongSoo [1 ]
Lee, Kang-Yoon [1 ]
机构
[1] Sungkyunkwan Univ, Coll Informat & Commun Engn, 2066 Seobu Ro, Suwon 440746, Gyeonggi Do, South Korea
来源
MICROELECTRONICS JOURNAL | 2017年 / 62卷
关键词
SAR ADC; CMOS; Comparator; Non-binary DAC; CAPACITOR SWITCHING SCHEME; LOW-ENERGY;
D O I
10.1016/j.mejo.2017.02.009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 6-bit sub-radix-2 redundant V-CM-based SAR ADC for BLE transceiver applications. The basic trend for BLE applications is to reduce area and power consumption. In order to reduce switching power consumption, V-CM-based straightforward CDAC is applied. Custom-designed 600 aF unit capacitor minimizes the area and analog power consumption of the ADC. Sub-radix-2 redundant architecture, as well as digital calibration, is applied for CDAC which guarantees digitally correctable static nonlinearities of the converter and dynamic errors in the conversion process occurs due to small capacitor sizes. The structure applies an inverter type comparator to reduce the area. The prototype ADC is fabricated and measured in a 55 nm CMOS process and achieves 5.31-5.89 ENOB at 4 MS/s sampling frequency. SNDR and SFDR for Nyquist input frequency are 33.73 dB and 40.2 dB respectively. The current consumption is 3.7 mu A from a 1.0 V supply, which corresponds to 23 fJ/step FOM. The active area of the core ADC is 100 mu m x 45 mu m.
引用
收藏
页码:120 / 125
页数:6
相关论文
共 50 条
  • [1] A 10-bit 2 MS/s SAR ADC Using Reverse VCM-based Switching Scheme
    Fu, Zhongyi
    Tang, Xian
    Li, Daxiang
    Wang, Jiangpeng
    Basak, Debajit
    Pun, Kong-Pang
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1030 - 1033
  • [2] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator
    Han Xue
    Fan Hua
    Wei Qi
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [3] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator
    韩雪
    樊华
    魏琦
    杨华中
    Journal of Semiconductors, 2013, 34 (08) : 120 - 126
  • [4] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator附视频
    韩雪
    樊华
    魏琦
    杨华中
    Journal of Semiconductors, 2013, (08) : 120 - 126
  • [5] A single channel, 6-bit 230-MS/s asynchronous SAR ADC based on 2 bits/stage
    韩雪
    魏琦
    杨华中
    汪蕙
    Journal of Semiconductors, 2014, (07) : 147 - 152
  • [6] A single channel, 6-bit 230-MS/s asynchronous SAR ADC based on 2 bits/stage
    Han Xue
    Wei Qi
    Yang Huazhong
    Wang Hui
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (07)
  • [7] A single channel, 6-bit 230-MS/s asynchronous SAR ADC based on 2 bits/stage
    韩雪
    魏琦
    杨华中
    汪蕙
    Journal of Semiconductors, 2014, 35 (07) : 147 - 152
  • [8] A 12-bit 40-kS/s VCM-Based Switching C-C SAR ADC
    Kim, Dong-Joon
    Kim, Young-Ouk
    Ahn, Gil-Cho
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 83 - 84
  • [9] Seven-bit 700-MS/s Four-Way Time-Interleaved SAR ADC With Partial Vcm-Based Switching
    Xing, Dezhi
    Zhu, Yan
    Chan, Chi-Hang
    Sin, Sai-Weng
    Ye, Fan
    Ren, Junyan
    U, Seng-Pan
    Martins, Rui Paulo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1168 - 1172
  • [10] A 12b 10MS/s 18.9fJ/Conversion-step Sub-radix-2 SAR ADC
    Chang, Kwuang-Han
    Hsieh, Chih-Cheng
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,