A 6-bit 4 MS/s, VCM-based sub-radix-2 SAR ADC with inverter type comparator

被引:11
|
作者
Rikan, Behnam Samadpoor [1 ]
Lee, DongSoo [1 ]
Lee, Kang-Yoon [1 ]
机构
[1] Sungkyunkwan Univ, Coll Informat & Commun Engn, 2066 Seobu Ro, Suwon 440746, Gyeonggi Do, South Korea
来源
MICROELECTRONICS JOURNAL | 2017年 / 62卷
关键词
SAR ADC; CMOS; Comparator; Non-binary DAC; CAPACITOR SWITCHING SCHEME; LOW-ENERGY;
D O I
10.1016/j.mejo.2017.02.009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 6-bit sub-radix-2 redundant V-CM-based SAR ADC for BLE transceiver applications. The basic trend for BLE applications is to reduce area and power consumption. In order to reduce switching power consumption, V-CM-based straightforward CDAC is applied. Custom-designed 600 aF unit capacitor minimizes the area and analog power consumption of the ADC. Sub-radix-2 redundant architecture, as well as digital calibration, is applied for CDAC which guarantees digitally correctable static nonlinearities of the converter and dynamic errors in the conversion process occurs due to small capacitor sizes. The structure applies an inverter type comparator to reduce the area. The prototype ADC is fabricated and measured in a 55 nm CMOS process and achieves 5.31-5.89 ENOB at 4 MS/s sampling frequency. SNDR and SFDR for Nyquist input frequency are 33.73 dB and 40.2 dB respectively. The current consumption is 3.7 mu A from a 1.0 V supply, which corresponds to 23 fJ/step FOM. The active area of the core ADC is 100 mu m x 45 mu m.
引用
收藏
页码:120 / 125
页数:6
相关论文
共 50 条
  • [31] 8-Bit 250-MS/s ADC Based on SAR Architecture with Novel Comparator at 70 nm Technology Node
    Daulatabad, Shreeniwas
    Neema, Vaibhav
    Shah, Ambika Prasad
    Singh, Praveen
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON COMMUNICATION, COMPUTING AND VIRTUALIZATION (ICCCV) 2016, 2016, 79 : 589 - 596
  • [32] A 10-Bit 400 MS/s Dual-Channel Time-Interleaved SAR ADC Based on Comparator Multiplexing
    Wang, Cheng
    Yang, Zhanpeng
    Xing, Xinpeng
    Duan, Quanzhen
    Zheng, Xinfa
    Gielen, Georges
    ELECTRONICS, 2023, 12 (19)
  • [33] A 6-bit 300-MS/s 2.7mW ADC Based on Linear Voltage Controlled Delay Line
    Zhang, Chaoming
    Abraham, Jacob A.
    Hassibi, Arjang
    PROCEEDINGS OF THE 2008 IEEE DALLAS CIRCUITS AND SYSTEMS WORKSHOP: SYSTEM-ON-CHIP (SOC) - DESIGN, APPLICATIONS, INTEGRATION, AND SOFTWARE, 2008, : 97 - 100
  • [34] A 0.0053-mm2 6-bit Fully-Standard-Cell-Based Synthesizable SAR ADC in 65 nm CMOS
    Ojima, Naoki
    Xu, Zule
    Iizuka, Tetsuya
    2019 17TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2019,
  • [35] A 6-bit 2.5GSample/s flash ADC using immanent C2MOS comparator in 0.18um CMOS
    Cho, Soon-Ik
    Kim, Suki
    Lim, Shin-Il
    Baek, Kwang-Hyun
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3379 - +
  • [36] Design of a 6-bit 500MS/s CMOS A/D Converter with Comparator-based Input Voltage Range Detection Circuit
    Dae, Si
    Yoon, Kwang Sub
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (06) : 706 - 711
  • [37] A Single Channel 6-Bit 900MS/s 2-Bits Per Stage Asynchronous Binary Search ADC
    Mesgarani, Ali
    Ay, Suat U.
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [38] A 2-GS/s 6-bit Single-channel Speculative Loop-unrolled SAR ADC with Low-overhead Comparator Offset Calibration in 28-nm CMOS
    Lee, Eunsang
    Lee, Sanghun
    Pyo, Changhyun
    Kim, Hyunseok
    Han, Jaeduk
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2024, 24 (04) : 355 - 364
  • [39] A 12-bit 30MS/s SAR ADC with VCO-Based Comparator and Split-and-Recombination Redundancy for Bypass Logic
    Chang, Sheng
    Zhou, Xiong
    Ding, Zhaoming
    Li, Qiang
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [40] A 0.0012 mm2 6-bit 700 MS/s 1 mW Calibration-Free Pseudo-Loop-Unrolled SAR ADC in 28 nm CMOS
    An, Eun-Ji
    Oh, Dong-Ryeol
    ELECTRONICS, 2022, 11 (11)