A 2-GS/s 6-bit Single-channel Speculative Loop-unrolled SAR ADC with Low-overhead Comparator Offset Calibration in 28-nm CMOS

被引:0
|
作者
Lee, Eunsang [1 ,3 ]
Lee, Sanghun [1 ]
Pyo, Changhyun [2 ,4 ]
Kim, Hyunseok [1 ]
Han, Jaeduk [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul, South Korea
[2] Hanyang Univ, Dept Nanoscale Semicond Engn, Seoul, South Korea
[3] Samsung Elect, Hwaseong, South Korea
[4] SK Hynix, Icheon, South Korea
基金
新加坡国家研究基金会;
关键词
Analog-to-digital converter (ADC); loop-unrolled; single-channel; speculation; successive approximation register (SAR);
D O I
10.5573/JSTS.2024.24.4.355
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 2-GS/s 6-bit single- channel speculative loop-unrolled successive approximation register (SAR) analog-to-digital converter (ADC) with comparator offset calibration. The proposed loop-unrolled SAR ADC speeds up its conversion speed by selecting one of the predetermined capacitive digital-to-analog converters (CDACs) speculatively. A foreground comparator offset calibration for the speculative loop-unrolled SAR ADC is introduced to improve the ADC performance by reducing the input parasitic capacitance and minimizing the logic fan-out in comparator internal clock path. The CDAC switching method that minimizes the variation of the output common-mode (CM) voltage is applied to be compatible with the proposed foreground comparator offset calibration. In addition, the modified double- tail comparator structure is adopted for reducing the kickback noise without the speed overhead. The proposed SAR ADC achieves a 2-GS/s sampling rate with only a single-channel without a time-interleaving technique. The ADC is fabricated in 28-nm CMOS and has a 33.1-dB SNDR at a low input frequency and a 29.9-dB SNDR at the Nyquist frequency with a 6.2mW power consumption from 1.2-V supply voltage.
引用
收藏
页码:355 / 364
页数:10
相关论文
共 34 条
  • [1] A 1.5-GS/s 6-bit Single-Channel Loop-Unrolled SAR ADC With Speculative CDAC Switching Control Technique in 28-nm CMOS
    Lee, Eunsang
    Pyo, Changhyun
    Lee, Sanghun
    Han, Jaeduk
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (10) : 3954 - 3964
  • [2] Single-Channel, 1.25-GS/s, 6-bit, Loop-Unrolled Asynchronous SAR-ADC in 40nm-CMOS
    Jiang, Tao
    Liu, Wing
    Zhong, Freeman Y.
    Zhong, Charlie
    Chiang, Patrick Y.
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [3] A 2-GS/s 6-bit Flash ADC with Offset Calibration
    Lin, Ying-Zu
    Lin, Cheng-Wu
    Chang, Soon-Jyh
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 381 - 384
  • [4] A Single-Channel 8-bit 1.6-GS/s Alternate-Comparator SAR ADC With Dither-Based Background Offset Calibration in 28-nm CMOS
    Wang, Peng
    Li, Fule
    Wang, Zhihua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025,
  • [5] An 8-Bit 1-GS/s Asynchronous Loop-Unrolled SAR-Flash ADC With Complementary Dynamic Amplifiers in 28-nm CMOS
    Oh, Dong-Ryeol
    Moon, Kyoung-Jun
    Lim, Won-Mook
    Kim, Ye-Dam
    An, Eun-Ji
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (04) : 1216 - 1226
  • [6] A 6-bit 700-MS/s Single-channel SAR ADC with Low Kickback Noise Comparator in 40-nm CMOS
    Zhao, Long
    Li, Bao
    Cheng, Yuhua
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 616 - 619
  • [7] A 0.004mm2 Single-Channel 6-bit 1.25GS/s SAR ADC in 40nm CMOS
    Tai, Hung-Yen
    Tsai, Pao-Yang
    Tsai, Cheng-Hsueh
    Chen, Hsin-Shu
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 277 - 280
  • [8] An 8-Bit 800 MS/s Loop-Unrolled SAR ADC With Common-Mode Adaptive Background Offset Calibration in 28 nm FDSOI
    Akkaya, Ayca
    Celik, Firat
    Leblebici, Yusuf
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (07) : 2766 - 2774
  • [9] A 0.95-mW 6-b 700-MS/s Single-Channel Loop-Unrolled SAR ADC in 40-nm CMOS
    Chen, Long
    Ragab, Kareem
    Tang, Xiyuan
    Song, Jeonggoo
    Sanyal, Arindam
    Sun, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (03) : 244 - 248
  • [10] A 0.0012 mm2 6-bit 700 MS/s 1 mW Calibration-Free Pseudo-Loop-Unrolled SAR ADC in 28 nm CMOS
    An, Eun-Ji
    Oh, Dong-Ryeol
    ELECTRONICS, 2022, 11 (11)