A 2-GS/s 6-bit Single-channel Speculative Loop-unrolled SAR ADC with Low-overhead Comparator Offset Calibration in 28-nm CMOS

被引:0
|
作者
Lee, Eunsang [1 ,3 ]
Lee, Sanghun [1 ]
Pyo, Changhyun [2 ,4 ]
Kim, Hyunseok [1 ]
Han, Jaeduk [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul, South Korea
[2] Hanyang Univ, Dept Nanoscale Semicond Engn, Seoul, South Korea
[3] Samsung Elect, Hwaseong, South Korea
[4] SK Hynix, Icheon, South Korea
基金
新加坡国家研究基金会;
关键词
Analog-to-digital converter (ADC); loop-unrolled; single-channel; speculation; successive approximation register (SAR);
D O I
10.5573/JSTS.2024.24.4.355
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 2-GS/s 6-bit single- channel speculative loop-unrolled successive approximation register (SAR) analog-to-digital converter (ADC) with comparator offset calibration. The proposed loop-unrolled SAR ADC speeds up its conversion speed by selecting one of the predetermined capacitive digital-to-analog converters (CDACs) speculatively. A foreground comparator offset calibration for the speculative loop-unrolled SAR ADC is introduced to improve the ADC performance by reducing the input parasitic capacitance and minimizing the logic fan-out in comparator internal clock path. The CDAC switching method that minimizes the variation of the output common-mode (CM) voltage is applied to be compatible with the proposed foreground comparator offset calibration. In addition, the modified double- tail comparator structure is adopted for reducing the kickback noise without the speed overhead. The proposed SAR ADC achieves a 2-GS/s sampling rate with only a single-channel without a time-interleaving technique. The ADC is fabricated in 28-nm CMOS and has a 33.1-dB SNDR at a low input frequency and a 29.9-dB SNDR at the Nyquist frequency with a 6.2mW power consumption from 1.2-V supply voltage.
引用
收藏
页码:355 / 364
页数:10
相关论文
共 34 条
  • [21] A 23-mW 24-GS/s 6-bit Voltage-Time Hybrid Time-Interleaved ADC in 28-nm CMOS
    Xu, Benwei
    Zhou, Yuan
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) : 1091 - 1100
  • [22] A 6-b 20-GS/s 2-Way Time-Interleaved Flash ADC with Automatic Comparator Offset Calibration in 28-nm FDSOI
    Feng, Yulang
    Deng, Hao
    Fan, Qingjun
    Zhang, Runxi
    Bikkina, Phaneendra
    Chen, Jinghong
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [23] A 43.6-dB SNDR 1-GS/s Single-Channel SAR ADC using Coarse and Fine Comparators with Background Comparator Offset Calibration
    Wang, Guanhua
    Sun, Kexu
    Zhang, Qing
    Elahmadi, Salam
    Gui, Ping
    ESSCIRC 2017 - 43RD IEEE EUROPEAN SOLID STATE CIRCUITS CONFERENCE, 2017, : 175 - 178
  • [24] A 6-Bit 1.5-GS/s SAR ADC With Smart Speculative Two-Tap Embedded DFE in 130-nm CMOS for Wireline Receiver Applications
    Mahmoudi, Azad
    Torkzadeh, Pooya
    Dousti, Massoud
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (05) : 871 - 882
  • [25] A Single-Channel, 1.25-GS/s, 6-bit, 6.08-mW Asynchronous Successive-Approximation ADC With Improved Feedback Delay in 40-nm CMOS
    Jiang, Tao
    Liu, Wing
    Zhong, Freeman Y.
    Zhong, Charlie
    Hu, Kangmin
    Chiang, Patrick Yin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (10) : 2444 - 2453
  • [26] A 1.38-mW 7-bit 1.7-GS/s Single-Channel Loop-Unrolled SAR ADC in 22-nm FD-SOI With 8.85 fJ/Conv.-Step for GHz Mobile Communication and Radar Systems
    Buhr, Simon
    Matthus, Christian D.
    Khafaji, Mohammad Mahdi
    Ellinger, Frank
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2023, 71 (09) : 3841 - 3851
  • [27] A 25-GS/s 6-bit time-interleaved SAR ADC with design-for-test memory in 40-nm low-leakage CMOS
    Zhao, Long
    Li, Bao
    Cheng, Yuhua
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (06) : 829 - 845
  • [28] A Low-Power 12-bit 2GS/s Time-Interleaved Pipelined-SAR ADC in 28nm CMOS Process
    Wang, Xiao
    Wang, Chengwei
    Li, Fule
    Wang, Zhihua
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [29] A 65-nm CMOS 6-bit 2.5-GS/s 7.5-mW 8x Time-Domain Interpolating Flash ADC With Sequential Slope-Matching Offset Calibration
    Oh, Dong-Ryeol
    Kim, Jong-In
    Jo, Dong-Shin
    Kim, Woo-Cheol
    Chang, Dong-Jin
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (01) : 288 - 297
  • [30] A 7-bit 3.8-GS/s 2-Way Time-Interleaved 4-bit/Cycle SAR ADC 16x Time-Domain Interpolation in 28-nm CMOS
    Li, Dengquan
    Zhao, Xin
    Shen, Yi
    Liu, Shubin
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (09) : 3557 - 3566