A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator

被引:0
|
作者
韩雪
樊华
魏琦
杨华中
机构
[1] DivisionofCircuitsandSystems,DepartmentofElectronicEngineering,TsinghuaUniversity
关键词
D O I
暂无
中图分类号
TN792 [];
学科分类号
摘要
<正>This paper presents a 6-bit 20-MS/s high spurious-free dynamic range(SFDR) and low power successive approximation register analog to digital converter(SAR ADC) for the radio-frequency(RF) transceiver frontend, especially for wireless sensor network(WSN) applications.This ADC adopts the modified common-centroid symmetry layout and the successive approximation register reset circuit to improve the linearity and dynamic range. Prototyped in a 0.18-μm 1P6M CMOS technology,the ADC performs a peak SFDR of 55.32 dB and effective number of bits(ENOB) of 5.1 bit for 10 MS/s.At the sample rate of 20 MS/s and the Nyquist input frequency,the 47.39-dB SFDR and 4.6-ENOB are achieved.The differential nonlinearity(DNL) is less than 0.83 LSB and the integral nonlinearity(INL) is less than 0.82 LSB.The experimental results indicate that this SAR ADC consumes a total of 522μW power and occupies 0.98 mm2.
引用
收藏
页码:120 / 126
页数:7
相关论文
共 50 条
  • [31] A High-Speed 2-bit/Cycle SAR ADC With Time-Domain Quantization
    Qiu, Lei
    Yang, Chuanshi
    Wang, Keping
    Zheng, Yuanjin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 2175 - 2179
  • [32] A 10-bit 20-MS/s Asynchronous SAR ADC with Meta-Stability Detector Using Replica Comparators
    Park, Sang-Min
    Jeong, Yeon-Ho
    Hwang, Yu-Jeong
    Lee, Pil-Ho
    Kim, Yeong-Woong
    Son, Jisu
    Lee, Han-Yeol
    Jang, Young-Chan
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (06) : 651 - 654
  • [33] A 6-bit 320-MS/s 2-bit/cycle SAR ADC with Tri-level Charge Redistribution
    Xu, Wenyan
    Wei, Qi
    Luo, Li
    Yang, Huazhong
    2015 IEEE 9TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID), 2015, : 71 - 75
  • [34] A TIQ based 6-bit 8 Gs/s time interleaved ADC design
    Tangel, Ali
    Yurekli, Lutfiye Busra
    Aytar, Oktay
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 113 (02) : 211 - 221
  • [35] A TIQ based 6-bit 8 Gs/s time interleaved ADC design
    Ali Tangel
    Lutfiye Busra Yurekli
    Oktay Aytar
    Analog Integrated Circuits and Signal Processing, 2022, 113 : 211 - 221
  • [36] A 6-Bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS
    Nuzzo, Pierluigi
    Nani, Claudio
    Armiento, Costantino
    Sangiovanni-Vincentelli, Alberto
    Craninckx, Jan
    Van der Plas, Geert
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 80 - 92
  • [37] A 12-bit 20-MS/s pipelined ADC with nested digital background calibration
    Wang, X
    Hurst, PJ
    Lewis, SH
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 409 - 412
  • [38] A 6-bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS
    Nuzzo, Pierluigi
    Nani, Claudio
    Armiento, Costantino
    Sangiovanni-Vincentelli, Alberto
    Craninckx, Jan
    Van der Plas, Geert
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 238 - +
  • [39] A 0.9V 2.72μW 200 kS/s SAR ADC with ladder-based time-domain comparator
    Yang, Xiaolin
    Zhou, Yin
    Tang, Lihan
    Dong, Yangtao
    Zhao, Menglian
    Deng, Lin
    Wu, Xiaobo
    Zhu, Xiaolei
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [40] A 0.9V 12-bit 200-kS/s 1.07μW SAR ADC with Ladder-based Reconfigurable Time-Domain Comparator
    Yang, Xiaolin
    Zhou, Yin
    Zhao, Menglian
    Huang, Zhongyi
    Deng, Lin
    Wu, Xiaobo
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 105 - 108