共 50 条
- [33] A 6-bit 320-MS/s 2-bit/cycle SAR ADC with Tri-level Charge Redistribution 2015 IEEE 9TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID), 2015, : 71 - 75
- [35] A TIQ based 6-bit 8 Gs/s time interleaved ADC design Analog Integrated Circuits and Signal Processing, 2022, 113 : 211 - 221
- [37] A 12-bit 20-MS/s pipelined ADC with nested digital background calibration PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 409 - 412
- [38] A 6-bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS 2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 238 - +
- [39] A 0.9V 2.72μW 200 kS/s SAR ADC with ladder-based time-domain comparator IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
- [40] A 0.9V 12-bit 200-kS/s 1.07μW SAR ADC with Ladder-based Reconfigurable Time-Domain Comparator 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 105 - 108