A 0.9V 2.72μW 200 kS/s SAR ADC with ladder-based time-domain comparator

被引:2
|
作者
Yang, Xiaolin [1 ]
Zhou, Yin [1 ]
Tang, Lihan [1 ]
Dong, Yangtao [1 ]
Zhao, Menglian [1 ]
Deng, Lin [1 ]
Wu, Xiaobo [1 ]
Zhu, Xiaolei [1 ]
机构
[1] Zhejiang Univ, Inst VLSI Design, 38 Rd Zheda, Hangzhou, Zhejiang, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2017年 / 14卷 / 05期
基金
中国国家自然科学基金;
关键词
bio-medical devices; SAR ADC; time-domain comparator;
D O I
10.1587/elex.14.20170003
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 200 kS/s 12-bit successive approximation ADC with a new ladder-based time-domain comparator. The proposed comparator utilizes differential multi-ladder stages, resulting in improvement of gain and noise performance. The chip is designed and fabricated in a standard 0.18 mu m CMOS technology with area of 0.127mm(2). With a supply of 0.9V, the ADC consumes 2.72 mu W at the sampling rate of 200 kS/s. The measured SNDR and SFDR are 61.6 dB and 66.1 dB respectively, providing an ENOB of 9.9 bits, and the corresponding FOM of 28 fJ/conv-step.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] A 0.9V 12-bit 200-kS/s 1.07μW SAR ADC with Ladder-based Reconfigurable Time-Domain Comparator
    Yang, Xiaolin
    Zhou, Yin
    Zhao, Menglian
    Huang, Zhongyi
    Deng, Lin
    Wu, Xiaobo
    [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 105 - 108
  • [2] A Time-Domain Comparator Based Skipping-Window SAR ADC
    Xie, Liangbo
    Ren, Yan
    Zhou, Mu
    Yang, Xiaolong
    Huang, Zhengwen
    [J]. CMC-COMPUTERS MATERIALS & CONTINUA, 2021, 69 (02): : 1597 - 1609
  • [3] A low power 12-bit 200-kS/s SAR ADC with a differential time domain comparator
    杨思宇
    张辉
    付文汇
    易婷
    洪志良
    [J]. Journal of Semiconductors, 2011, 32 (03) : 88 - 93
  • [4] A low power 12-bit 200-kS/ s SAR ADC with a differential time domain comparator
    Yang Siyu
    Zhang Hui
    Fu Wenhui
    Yi Ting
    Hong Zhiliang
    [J]. JOURNAL OF SEMICONDUCTORS, 2011, 32 (03)
  • [5] An 8-bit 180-kS/s differential SAR ADC with a time-domain comparator and 7.97-ENOB
    樊华
    魏琦
    Kobenge Sekedi Bomeh
    殷秀梅
    杨华中
    [J]. Journal of Semiconductors, 2010, (09) : 118 - 122
  • [6] An 8-bit 180-kS/s differential SAR ADC with a time-domain comparator and 7.97-ENOB
    Fan Hua
    Wei Qi
    Bomeh, Kobenge Sekedi
    Yin Xiumei
    Yang Huazhong
    [J]. JOURNAL OF SEMICONDUCTORS, 2010, 31 (09)
  • [7] A 0.5 V 10-bit SAR ADC with offset calibrated time-domain comparator
    Wang, Yadong
    Zhan, Yi
    Qiao, Shushan
    Hu, Xiaoyu
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 178
  • [8] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator
    Han Xue
    Fan Hua
    Wei Qi
    Yang Huazhong
    [J]. JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [9] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator
    韩雪
    樊华
    魏琦
    杨华中
    [J]. Journal of Semiconductors, 2013, (08) : 120 - 126
  • [10] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator
    韩雪
    樊华
    魏琦
    杨华中
    [J]. Journal of Semiconductors., 2013, 34 (08) - 126