Parallel Overloaded CDMA Interconnect (OCI) Bus Architecture for On-Chip Communications

被引:0
|
作者
Ahmed, Khaled E. [1 ]
Farag, Mohammed M. [1 ]
机构
[1] Univ Alexandria, Dept Elect Engn, Fac Engn, Alexandria, Egypt
关键词
SoC; CDMA; Bus Architecture; On-Chip Interconnect; CDMA Bus; Multiple Access Interference; Overloaded CDMA;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
On-chip interconnects are the performance bottleneck in modern System-on-Chips (SoCs). Bus topologies and Networks-on-Chip (NoCs) are the main approaches used to implement on-chip communication. The interconnect fabric enables resource sharing by Time and/or Space Division Multiple Access (T/SDMA) techniques. Code Division Multiple Access (CDMA) has been proposed to enable resource sharing in on-chip interconnects where each data bit is spread by a unique orthogonal spreading code of length N. Unlike T/SDMA, in wireless CDMA, the communication channel capacity can be increased by overcoming the Multiple Access Interference (MAI) problem. In response, we present two overload CDMA interconnect (OCI) bus architectures, namely TDMA-OCI (T-OCI) and Parallel-OCI (P-OCI) to increase the classical CDMA interconnect capacity. We implement and validate the T-OCI and P-OCI bus topologies on the Xilinx Artix-7 AC701 kit. We compare the basic SDMA, TDMA, and CDMA buses and evaluate the OCI buses in terms of the resource utilization and bus bandwidth. The results show that the T-OCI achieve 100% higher bus capacity, 31% less resource utilization compared to the conventional CDMA bus topology. The P-OCI bus provides N times higher bus bandwidth compared to the T-OCI bus at the expense of increased resource utilization.
引用
下载
收藏
页码:621 / 624
页数:4
相关论文
共 50 条
  • [31] Fraction Control Bus: A new SOC on-chip communication architecture design
    Wang, N
    Bayoumi, MA
    ESA '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2005, : 124 - 129
  • [32] Process variations aware robust on-chip bus architecture synthesis for MPSoCs
    Pandey, Sujan
    Drechsler, Rolf
    Murgan, Tudor
    Glesner, Manfred
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2989 - 2992
  • [33] Twisted differential on-chip interconnect architecture for inductive/capacitive crosstalk noise cancellation
    Hatirnaz, I
    Leblebici, Y
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 93 - 96
  • [34] A CMOS architecture allowing parallel DNA comparison for on-chip assembly
    Hu, Yuanqi
    Liu, Yan
    Toumazou, Christofer
    Georgiou, Pantelis
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1544 - 1547
  • [35] Robust on-chip bus architecture synthesis for MPSoCs under random tasks arrival
    Pandey, Sujan
    Drechsler, Rolf
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 561 - +
  • [36] Tabu search based on-chip communication bus synthesis for shared multi-bus based architecture
    Pandey, Sujan
    Utlu, Nurten
    Glesner, Manfred
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 222 - +
  • [37] Dynamic fraction control bus: New SOC on-chip communication architecture design
    Wang, N
    Bayoumi, MA
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 199 - 202
  • [38] Scalable bus-based architecture handles multiple DSP cores on-chip
    Bindra, A
    ELECTRONIC DESIGN, 2000, 48 (06) : 36 - 36
  • [39] Energy/Area/Delay tradeoffs in the physical design of on-chip segmented bus architecture
    Guo, Jin
    Papanikolaou, Antonis
    Zhang, Hao
    Catthoor, Francky
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (08) : 941 - 944
  • [40] Low-power on-chip bus architecture using dynamic relative delays
    Ghoneima, M
    Ismail, Y
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 233 - 236