Parallel Overloaded CDMA Interconnect (OCI) Bus Architecture for On-Chip Communications

被引:0
|
作者
Ahmed, Khaled E. [1 ]
Farag, Mohammed M. [1 ]
机构
[1] Univ Alexandria, Dept Elect Engn, Fac Engn, Alexandria, Egypt
关键词
SoC; CDMA; Bus Architecture; On-Chip Interconnect; CDMA Bus; Multiple Access Interference; Overloaded CDMA;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
On-chip interconnects are the performance bottleneck in modern System-on-Chips (SoCs). Bus topologies and Networks-on-Chip (NoCs) are the main approaches used to implement on-chip communication. The interconnect fabric enables resource sharing by Time and/or Space Division Multiple Access (T/SDMA) techniques. Code Division Multiple Access (CDMA) has been proposed to enable resource sharing in on-chip interconnects where each data bit is spread by a unique orthogonal spreading code of length N. Unlike T/SDMA, in wireless CDMA, the communication channel capacity can be increased by overcoming the Multiple Access Interference (MAI) problem. In response, we present two overload CDMA interconnect (OCI) bus architectures, namely TDMA-OCI (T-OCI) and Parallel-OCI (P-OCI) to increase the classical CDMA interconnect capacity. We implement and validate the T-OCI and P-OCI bus topologies on the Xilinx Artix-7 AC701 kit. We compare the basic SDMA, TDMA, and CDMA buses and evaluate the OCI buses in terms of the resource utilization and bus bandwidth. The results show that the T-OCI achieve 100% higher bus capacity, 31% less resource utilization compared to the conventional CDMA bus topology. The P-OCI bus provides N times higher bus bandwidth compared to the T-OCI bus at the expense of increased resource utilization.
引用
收藏
页码:621 / 624
页数:4
相关论文
共 50 条
  • [21] Improving fault-tolerance capability of on-chip binary CDMA bus
    Tatjana R. Nikolic
    Goran S. Nikolic
    Goran Lj. Djordjevic
    Mile K. Stojcev
    The Journal of Supercomputing, 2016, 72 : 275 - 294
  • [22] Improving fault-tolerance capability of on-chip binary CDMA bus
    Nikolic, Tatjana R.
    Nikolic, Goran S.
    Djordjevic, Goran Lj.
    Stojcev, Mile K.
    JOURNAL OF SUPERCOMPUTING, 2016, 72 (01): : 275 - 294
  • [23] A Skewed Repeater Bus architecture for on-chip energy reduction in microprocessors
    Khellah, M
    Ghoneima, M
    Tschanz, J
    Ye, YB
    Kurd, N
    Barkatullah, J
    Nimmagadda, S
    Ismail, Y
    De, V
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 253 - 257
  • [24] A phase-based approach for on-chip bus architecture optimization
    Lee, Jaesung
    Lee, Hyuk-Jae
    Lee, Chanho
    Computer Journal, 2009, 52 (06): : 626 - 645
  • [25] A Phase-Based Approach for On-Chip Bus Architecture Optimization
    Lee, Jaesung
    Lee, Hyuk-Jae
    Lee, Chanho
    COMPUTER JOURNAL, 2009, 52 (06): : 626 - 645
  • [26] SOIL : Scalable Optical Interconnect Network for On-chip Parallel Memory Access
    Wang, Yue
    Wang, Kang
    Zhou, Duan
    Wang, Kun
    Gu, Huaxi
    2017 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE (ACP), 2017,
  • [27] Nanophotonic optical interconnection network architecture for on-chip and off-chip communications
    Wang, Howard
    Petracca, Mchele
    Biberman, Aleksandr
    Lee, Benjamin G.
    Carloni, Luca P.
    Bergman, Keren
    2008 CONFERENCE ON OPTICAL FIBER COMMUNICATION/NATIONAL FIBER OPTIC ENGINEERS CONFERENCE, VOLS 1-8, 2008, : 274 - +
  • [28] Securing on-Chip Communications: An On-The-Fly Encryption Architecture for SoCs
    Sarihi, Amin
    Patooghy, Ahmad
    Hasanzadeh, Mahdi
    Abdelrehim, Mostafa
    Badawy, Abdel-Hameed A.
    2021 INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND COMPUTATIONAL INTELLIGENCE (CSCI 2021), 2021, : 741 - 746
  • [29] On-chip bus architecture optimization for multi-core SoC systems
    Lien, Cheng-Min
    Chen, Ya-Shu
    Shih, Chi-Sheng
    SOFTWARE TECHNOLOGIES FOR EMBEDDED AND UBIQUITOUS SYSTEMS, 2007, 4761 : 301 - +
  • [30] Pipelined on-chip bus architecture with distributed self-timed control
    Plosila, J
    Liljeberg, P
    Isoaho, J
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 257 - 260