Parallel Overloaded CDMA Interconnect (OCI) Bus Architecture for On-Chip Communications

被引:0
|
作者
Ahmed, Khaled E. [1 ]
Farag, Mohammed M. [1 ]
机构
[1] Univ Alexandria, Dept Elect Engn, Fac Engn, Alexandria, Egypt
关键词
SoC; CDMA; Bus Architecture; On-Chip Interconnect; CDMA Bus; Multiple Access Interference; Overloaded CDMA;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
On-chip interconnects are the performance bottleneck in modern System-on-Chips (SoCs). Bus topologies and Networks-on-Chip (NoCs) are the main approaches used to implement on-chip communication. The interconnect fabric enables resource sharing by Time and/or Space Division Multiple Access (T/SDMA) techniques. Code Division Multiple Access (CDMA) has been proposed to enable resource sharing in on-chip interconnects where each data bit is spread by a unique orthogonal spreading code of length N. Unlike T/SDMA, in wireless CDMA, the communication channel capacity can be increased by overcoming the Multiple Access Interference (MAI) problem. In response, we present two overload CDMA interconnect (OCI) bus architectures, namely TDMA-OCI (T-OCI) and Parallel-OCI (P-OCI) to increase the classical CDMA interconnect capacity. We implement and validate the T-OCI and P-OCI bus topologies on the Xilinx Artix-7 AC701 kit. We compare the basic SDMA, TDMA, and CDMA buses and evaluate the OCI buses in terms of the resource utilization and bus bandwidth. The results show that the T-OCI achieve 100% higher bus capacity, 31% less resource utilization compared to the conventional CDMA bus topology. The P-OCI bus provides N times higher bus bandwidth compared to the T-OCI bus at the expense of increased resource utilization.
引用
下载
收藏
页码:621 / 624
页数:4
相关论文
共 50 条
  • [41] Exploration of a Heterogeneous Concentrated-Sparse On-Chip Interconnect for Energy Efficient Multicore Architecture
    Xu, Thomas Canhao
    Leppanen, Ville
    Forsell, Martti
    2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (CIT), 2014, : 204 - 211
  • [42] ORB: An on-chip optical ring bus communication architecture for multi-processor systems-on-chip
    Pasricha, Sudeep
    Dutt, Nikil
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 771 - 776
  • [43] Interconnect Area, Delay and Area-Delay Optimization for Multi-level Signaling On-Chip Bus
    Ching, Mai Y.
    Boon, Ang T.
    Yeong, Chin K.
    Rokhani, Fakhrul Z.
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1143 - 1146
  • [44] Cool Interconnect: A 1024-bit Wide Bus for Chip-to-Chip Communications in 3-D Integrated Circuits
    Melamed, Samson
    Imura, Fumito
    Nakagawa, Hiroshi
    Kikuchi, Katsuya
    Hagimoto, Michiya
    Matsumoto, Yukoh
    Aoyagi, Masahiro
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (03): : 525 - 535
  • [45] Improvement of Code Utilization CDMA for On-Chip Communication Architecture using Orthogonal Gold Code
    Kumar, Ashok K.
    Dananjayan, P.
    PROCEEDINGS OF THE 2018 3RD INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT 2018), 2018, : 567 - 571
  • [46] <bold>ENERGY EFFICIENT STATISTICAL ON-CHIP COMMUNICATION BUS SYNTHESIS FOR A RECONFIGURABLE ARCHITECTURE</bold>
    Pandey, Sujan
    Glesner, Manfred
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 169 - 174
  • [47] An on-chip and inter-chip communications network for the SpiNNaker massively-parallel neural net simulator
    Plana, Luis A.
    Bainbridge, John
    Furber, Steve
    Salisbury, Sean
    Shi, Yebin
    Wu, Jian
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 215 - +
  • [48] On-chip communication architecture exploration: A quantitative evaluation of point-to-point, bus, and network-on-chip approaches
    Lee, Hyung Gyu
    Chang, Naehyuck
    Ogras, Umit Y.
    Marculescu, Radu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2007, 12 (03)
  • [49] A bidirectional- and multi-drop-transmission-line interconnect for multipoint-to-multipoint on-chip communications
    Ito, Hiroyuki
    Kimura, Makoto
    Miyashita, Kazuya
    Ishii, Takahiro
    Okada, Kenichi
    Masu, Kazuya
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 1020 - 1029
  • [50] An efficient network on-chip architecture based on isolating local and non-local communications
    Akhlaghi, Vahideh
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    COMPUTERS & ELECTRICAL ENGINEERING, 2015, 45 : 430 - 444