Conformal Deposition of an Insulator Layer and Ag Nano Paste Filling of a Through Silicon Via for a 3D Interconnection

被引:8
|
作者
Baek, Kyu-Ha [1 ]
Kim, Dong-Pyo [1 ]
Park, Kun-Sik [1 ]
Ham, Yong-Hyun [1 ]
Do, Lee-Mi [1 ]
Lee, Kijun [2 ]
Kim, Kyung-Seob [3 ]
机构
[1] Elect & Telecommun Res Inst, Taejon 305700, South Korea
[2] Chungnam Natl Univ, Dept Elect Engn, Taejon 305764, South Korea
[3] Yeoju Inst Technol, Dept Elect Engn, Yeoju 469705, South Korea
关键词
DRIE; TSV; Ag nano paste; CVD oxidation; X-ray microscope; FIB; VIAS;
D O I
10.3938/jkps.59.2252
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this study, we reported the feasibility of filling a high-aspect-ratio through silicon via (HAR-TSV) with Ag nano paste for a 3D interconnection. TSVs with aspect ratios of 8:1 similar to 10:1 were fabricated in a deep reactive etching system by using the Bosch process. Then, SiO2 insulators were deposited by using various chemical vapor deposition (CVD) processes, including plasma enhanced CVD oxides, of which precursors were silane (PECVD Oxide) and tetraethoxysilane (PECVD-TEOS), and sub-atmospheric CVD oxide (SACVD oxide). We succeeded in obtaining a SiO2 layer with good step coverage over 80% for all via CD sizes by using SACVD oxidation process. The thickness of SiO2 for the via top and the via bottom were in the range 158.8 similar to 161.5 nm and 162.6 similar to 170.7 nm, respectively. The HAR-TSVs were filled with Ag nano paste by using vacuum assisted paste printing. Then, the samples were cured on a hotplate.at 80 degrees C for 2 min. The temperature was increased to 180 degrees C at a rate of 25 degrees C/min and the samples were re-annealed for 2 min. We investigated the effects for the time of evacuation/purge process and of the vacuum drying on the filling properties. A field emission scanning electron microscope (FE-SEM), X-ray microscope and focused ion beam (FIB) microscope were used to investigate the filling profile of the TSV with Ag nano pastes. By increasing the evacuation/purge time and the vacuum drying time, we could fully fill the TSV was full filled with Ag nano paste and then form a metal plug.
引用
收藏
页码:2252 / 2258
页数:7
相关论文
共 50 条
  • [31] Controllable elastocapillary folding of silicon nitride 3D structures by through-wafer filling
    Legrain, A.
    Janson, T. G.
    Berenschot, J. W.
    Krijnen, G. J. M.
    Abelmann, L.
    Tas, N. R.
    2013 8TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS (IEEE NEMS 2013), 2013, : 538 - 541
  • [32] 3D Modeling and Electrical Characteristics of Through-Silicon-Via (TSV) in 3D Integrated Circuits
    Liang, Lei
    Miao, Min
    Li, Zhensong
    Xu, Shufang
    Zhang, Yuexia
    Zhang, Xiaoqing
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 471 - 475
  • [33] Filling performance and electrical characteristics of Al2O3 films deposited by atomic layer deposition for through-silicon via applications
    Choi, Kyeong-Keun
    Kee, Jong
    Kim, Si-Hong
    Park, Myung-Soo
    Park, Chan-Gyung
    Kim, Deok-Kee
    THIN SOLID FILMS, 2014, 556 : 560 - 565
  • [34] SIMPLE THROUGH SILICON INTERCONNECT VIA FABRICATION USING DRY FILLING OF SUB-MICRON AU PARTICLES FOR 3D MEMS
    Shih, K.
    Nimura, M.
    Kanehira, Y.
    Ogashiwa, T.
    Mizuno, J.
    Shoji, S.
    26TH IEEE INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS 2013), 2013, : 299 - 302
  • [35] A Scalable Electrical Model for 3D IC with Through-Silicon Via
    Wu, Mei-Ling
    Chen, You-Yi
    JOURNAL OF THE CHINESE SOCIETY OF MECHANICAL ENGINEERS, 2016, 37 (06): : 635 - 645
  • [36] Overview and outlook of through-silicon via (TSV) and 3D integrations
    Lau, John H.
    MICROELECTRONICS INTERNATIONAL, 2011, 28 (02) : 8 - 22
  • [37] Investigation of different methods for isolation in through silicon via for 3D integration
    Sage, Stephane
    John, Peggy
    Dobritz, Stephan
    Boernge, Jochen
    Vitiello, Julien
    Boettcher, Matthias
    MICROELECTRONIC ENGINEERING, 2013, 107 : 61 - 64
  • [38] Thermal Management of 3D IC Integration with TSV (Through Silicon Via)
    Lau, John H.
    Yue, Tang Gong
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 635 - +
  • [39] Reliability Aware Through Silicon Via Planning for 3D Stacked ICs
    Shayan, Amirali
    Hu, Xiang
    Peng, He
    Cheng, Chung-Kuan
    Yu, Wenjian
    Popovich, Mikhail
    Toms, Thomas
    Chen, Xiaoming
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 288 - +
  • [40] THERMAL ANALYSIS AND THERMAL OPTIMIZATION OF THROUGH SILICON VIA IN 3D IC
    Fu, Jingyan
    Hou, Ligang
    Lu, Bo
    Wang, Jinhui
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,