Reliability Aware Through Silicon Via Planning for 3D Stacked ICs

被引:0
|
作者
Shayan, Amirali [1 ]
Hu, Xiang [2 ]
Peng, He [1 ]
Cheng, Chung-Kuan [1 ]
Yu, Wenjian [3 ]
Popovich, Mikhail [4 ]
Toms, Thomas [4 ]
Chen, Xiaoming [4 ]
机构
[1] Univ Calif San Diego, CSE Dept, La Jolla, CA 92093 USA
[2] Univ Calif San Diego, ECE Dept, La Jolla, CA 92093 USA
[3] Tsinghua Univ, CST Dept, EDA Lab, Beijing, Peoples R China
[4] Qualcomm Inc, San Diego, CA USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This work proposes reliability aware through silicon via (TSV) planning for the 3D stacked silicon integrated circuits (ICs). The 3D power distribution network is modeled and extracted in frequency domain which includes the impact of skin effect The worst case power noise of the 3D power delivery networks (PDN) with local TSV failures resulting from fabrication process or circuit operation is identified in both frequency and time domain. From the experimental results, it is observed that a single TSV failure could increase the maximum voltage variation up to 70% which should be considered in nanoscale ICs. The parameters of the 3D PDN are designed such that the power distribution is reliable under local TSV failures. The spatial distribution of the power noise, reliability and block out area is analyzed to enhance the reliability of the 3D PDN under local TSV failure(1).
引用
收藏
页码:288 / +
页数:2
相关论文
共 50 条
  • [1] Through-Silicon-Via Aware Interconnect Prediction and Optimization for 3D Stacked ICs
    Kim, Dae Hyun
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    [J]. 11TH INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PREDICTION (SLIP 09), 2009, : 85 - 92
  • [2] Reliability studies of a through via silicon stacked module for 3D microsystem packaging
    Yoon, Seung Wook
    Witarsa, David
    Lim, Samuel Yak Long
    Ganesh, Vetrivel
    Viswanath, Akella G. K.
    Chai, Tai Chong
    Navas, Khan O.
    Kripesh, Vaidyanathan
    [J]. 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1449 - +
  • [3] On Effective Through-Silicon Via Repair for 3-D-Stacked ICs
    Jiang, Li
    Xu, Qiang
    Eklow, Bill
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 559 - 571
  • [4] Slew-Aware Buffer Insertion for Through-Silicon-Via-Based 3D ICs
    Lee, Young-Joon
    Hong, Inki
    Lim, Sung Kyu
    [J]. 2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [5] Thermal-aware steiner routing for 3D stacked ICs
    Pathak, Mohit
    Lim, Sung Kyu
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 205 - 211
  • [6] Thermal-Aware Cell and Through-Silicon-Via Co-Placement for 3D ICs
    Cong, Jason
    Luo, Guojie
    Shi, Yiyu
    [J]. PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 670 - 675
  • [7] Through-Silicon-Via-Induced Obstacle-Aware Clock Tree Synthesis for 3D ICs
    Zhao, Xin
    Lim, Sung Kyu
    [J]. 2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 347 - 352
  • [8] Through-silicon-via induced stress-aware FinFET buffer sizing in 3D ICs
    Yadav, Sarita
    Chauhan, Nitanshu
    Chawla, Raghav
    Sharma, Arvind
    Banchhor, Shashank
    Pratap, Rajendra
    Anand, Bulusu
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (08)
  • [9] Thermo-mechanical Reliability Analysis of 3D Stacked-die Packaging with Through Silicon Via
    Chen, Zhaohui
    Song, Bin
    Wang, XueFang
    Liu, Sheng
    [J]. 2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 102 - 107
  • [10] Through-Silicon-Via-Based Decoupling Capacitor Stacked Chip in 3-D-ICs
    Song, Eunseok
    Koo, Kyoungchoul
    Pak, Jun So
    Kim, Joungho
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (09): : 1467 - 1480