Reliability Aware Through Silicon Via Planning for 3D Stacked ICs

被引:0
|
作者
Shayan, Amirali [1 ]
Hu, Xiang [2 ]
Peng, He [1 ]
Cheng, Chung-Kuan [1 ]
Yu, Wenjian [3 ]
Popovich, Mikhail [4 ]
Toms, Thomas [4 ]
Chen, Xiaoming [4 ]
机构
[1] Univ Calif San Diego, CSE Dept, La Jolla, CA 92093 USA
[2] Univ Calif San Diego, ECE Dept, La Jolla, CA 92093 USA
[3] Tsinghua Univ, CST Dept, EDA Lab, Beijing, Peoples R China
[4] Qualcomm Inc, San Diego, CA USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This work proposes reliability aware through silicon via (TSV) planning for the 3D stacked silicon integrated circuits (ICs). The 3D power distribution network is modeled and extracted in frequency domain which includes the impact of skin effect The worst case power noise of the 3D power delivery networks (PDN) with local TSV failures resulting from fabrication process or circuit operation is identified in both frequency and time domain. From the experimental results, it is observed that a single TSV failure could increase the maximum voltage variation up to 70% which should be considered in nanoscale ICs. The parameters of the 3D PDN are designed such that the power distribution is reliable under local TSV failures. The spatial distribution of the power noise, reliability and block out area is analyzed to enhance the reliability of the 3D PDN under local TSV failure(1).
引用
收藏
页码:288 / +
页数:2
相关论文
共 50 条
  • [21] Integrated Interlayer Via Planning and Pin Assignment for 3D ICs
    He, Xu
    Dong, Sheqin
    Hong, Xianlong
    Goto, Satoshi
    [J]. 11TH INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PREDICTION (SLIP 09), 2009, : 99 - 104
  • [22] Thermal aware Graphene Based Through Silicon Via Design for 3D IC
    Hossain, Nahid M.
    Hossain, MunEm
    Bin Yousuf, Abdul Hamid
    Chowdhury, Masud H.
    [J]. 2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [23] Cluster-aware allocation of spare TSVs for enhanced reliability in 3D ICs
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    [J]. MICROELECTRONICS RELIABILITY, 2023, 151
  • [24] Efficient Region-aware P/G TSV Planning for 3D ICs
    Yao, Song
    Chen, Xiaoming
    Wang, Yu
    Ma, Yuchun
    Xie, Yuan
    Yang, Huazhong
    [J]. PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 171 - +
  • [25] Understanding Size Effects in the Advanced Through-Silicon Via Interconnect Schemes for 3D ICs
    Ali, Imran
    Radchenko, Ihor
    Tippabhotla, Sasi Kumar
    Ridhuan, Song Wenjian M.
    Tay, Andrew A. O.
    Tamura, Nobumichi
    Han, Seung Min
    SuriadiBudiman, Arief
    [J]. PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 748 - 751
  • [26] Impact of Through-Silicon-Via Scaling on the Wirelength Distribution of Current and Future 3D ICs
    Kim, Dae Hyun
    Lim, Sung Kyu
    [J]. 2011 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND MATERIALS FOR ADVANCED METALLIZATION (IITC/MAM), 2011,
  • [27] Capacitance-Enhanced Through-Silicon Via for Power Distribution Networks in 3D ICs
    Hwang, Chulsoon
    Achkir, Brice
    Fan, Jun
    [J]. IEEE ELECTRON DEVICE LETTERS, 2016, 37 (04) : 478 - 481
  • [28] 3D Power Distribution Network Co-design for Nanoscale Stacked Silicon ICs
    Shayan, Amirali
    Hu, Xiang
    Peng, He
    Popovich, Mikhail
    Zhang, Wanping
    Cheng, Chung-Kuan
    Chua-Eoan, Lew
    Chen, Xiaoming
    [J]. 2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 9 - +
  • [29] Uncertainty-Aware Robust Optimization of Test-Access Architectures for 3D Stacked ICs
    Deutsch, Sergej
    Chakrabarty, Krishnendu
    Marinissen, Erik Jan
    [J]. 2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [30] SEU reliability evaluation of 3D ICs
    Li, Huiyun
    Hu, Xiaobo
    Shao, Cuiping
    Zhou, Jianbin
    Xu, Guoqing
    [J]. ELECTRONICS LETTERS, 2015, 51 (04) : 362 - 363